# GAL® HANDBOOK LATTICE | © 1986 Lattice Semic | onductor Corp. | |--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | GAL and UltraMOS ar | e registered trademarks of Lattice Semiconductor Corporation. Generic Array Logic, RAL, Reprogrammable Array Logic, Latch-Lock and | | | lemarks of Lattice Semiconductor Corporation. | | | | | ARFL is a trademark o | f Data I/O Corporation; CUPL is a trademark of Assisted Technology Inc.; PAL, PALASM, and HAL are registered trademarks of Monolithic | | Memories, Inc. | real and Corporation, Corp. is a trademark of Assisted Technology Inc., FAL, FALASM, and TIAL are registered trademarks of Montollithe | | | | | | | | | lications contained in this publication are for illustration purposes only. Lattice Semiconductor assumes no responsibility for their suitability | | | odification and testing. The Lattice Semiconductor Invoice/Acknowledgment contains the full Terms and Conditions of Sale of Lattice Products. makes no warranty, express, statutory, or implied regarding the information in this publication, or that the described devices are free from | | patent infringement. N | o licenses are granted or implied. Lattice Semiconductor assumes no responsibility and makes no warranty that the devices are suitable for | | any given application. T | The obligation with respect to claims shall be limited to repair or replacement of the nonconforming or defective product. Lattice Semiconductor | | reserves the right to ch | nange product availability, prices and specifications without notice at any time. | | | | | | products are intended for usage in normal commercial applications. Use of these devices in applications requiring extended temperature | | | rsh environmental conditions, or high reliability applications such as military, industrial or medical systems is not recommended without Lattice's | | | nitor, test and acceptance for those applications. Use of these devices in life-support and life-sustaining applications is neither recommended | | nor authorized without | written permission from the President of Lattice Semiconductor. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | :: | | LATTICE # TABLE OF CONTENTS | 1 | INTRODUCTION | . 1-1 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | 2 | GAL DEVICE SPECIFICATIONS GAL16V8 GAL20V8 GAL16V8-15 ispGAL16Z8 GAL39V18 HI-REL (X) GAL16V8 HI-REL (X) GAL20V8 | . 2-3<br>. 2-17<br>. 2-31<br>. 2-33<br>. 2-35<br>. 2-39 | | 3 | LOGIC TUTORIAL Logic Design Fundamentals Programmable Logic Device Alternatives | 3-2 | | 4 | USING DEVELOPMENT TOOLS Hardware and Software Tools The Design Process Design Example: A Two-Story Elevator | . 4-3<br>4-6 | | 5 | GAL DEVICE APPLICATIONS Introduction Basic Gates Basic Flip Flops Shift Register 4-bit Up/Down Counter 7-bit Counter with Load and Carry Memory Address Decoder Barrel Shifter Quad 4:1 Multiplexer 8:3 Priority Encoder Password Decoder Decoder with Wait-State Generator Bus Arbiter 4-Bit Cascadable Adder Clock Stretcher Dual-Port DRAM Controller Three-Story Elevator | 5-2<br>5-3<br>5-10<br>5-15<br>5-19<br>5-23<br>5-28<br>5-32<br>5-39<br>5-43<br>5-48<br>5-52<br>5-55<br>5-59 | | 6 TECHNICAL BRIEFS | . 6-1<br>. 6-3 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Everytime Using Electronic Signature Overview of Register Preload Testability Advantages of GAL Devices E <sup>2</sup> CMOS and Programmable Logic GAL Device Power Considerations Latch-Lock Eliminates Latch-up Hidden Costs in PLD Usage | .6-16<br>.6-19<br>.6-21<br>.6-24<br>.6-26 | | 7 E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | . 7-3 | | 8 GAL DEVICE QUALITY AND RELIABILITY The Lattice Quality Assurance Program GAL Device Reliability Data HI-REL (X) Processing and Product Flow MIL-STD-883C Processing and Product Flow | . 8-2<br>. 8-4<br>. 8-6 | | 9 ARTICLE REPRINTS EEPROM Technology Seeds Reprogrammat Logic A 16ns CMOS EEPLA with Reprogrammat Architecture Electrically Erasable Devices Provide Optim Programmable Logic Device Quality Design Methodology For New Programmab Logic Devices E <sup>2</sup> CMOS Programmable Logic: Superior Quality, Flexibility, and System Performance | . 9-1<br>able<br>. 9-3<br>lle<br>. 9-7<br>nal<br>. 9-13<br>ble<br>. 9-23 | | 10 APPENDICES GAL Device Icons Package Outline Drawings Development Tool Support Ordering Information | 10-2<br>10-7<br>10-12 | | 11 SALES OFFICES | 11-1 | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | Lattice Semiconductor's corporate headquarters, a 120,000-square-foot complex located a few miles west of Portland, Oregon. # LATTICE # INTRODUCTION TO LATTICE SEMICONDUCTOR ### INTRODUCTION Lattice Semiconductor was founded in 1983 to design, develop and manufacture high-performance semiconductor components. It is a firm belief at Lattice that technological evolution can be accelerated through the continued development of higher-speed and architecturally superior products. This belief led to a decision to enter the programmable logic marketplace by developing the ideal product line: the GAL (Generic Array Logic) family of devices. GAL devices are ideal for four important reasons: - 1. GAL devices are fabricated using very high-speed Electrically Erasable CMOS (E<sup>2</sup>CMOS), which offers the highest degree of testability and quality of any process technology, as well as instant erasability, making GAL devices ideal for prototyping. - 2. GAL device speeds are at least as fast as any other TTL-compatible programmable logic device available. - GAL devices have the low power consumption of CMOS. - GAL devices utilize Output Logic Macrocells (OLMCs), which allow the user to configure outputs as needed. By melding all these features into a single product line, the GAL family is ideally targeted to replace TTL/74HC random logic, low-density gate arrays, and all other programmable logic. The GAL family offers the benefits of reduced system cost, product size, and power requirements, as well as higher reliability and greatly simplified system design. ### Why Use Programmable Logic? As system design methodology continues to evolve. there becomes an increasing need to not only simplify the design process, but to reduce the overall system size and cost, and increase system reliability. It was this mindset that led to the development of the first programmable logic devices. In fact, the evolution of programmable logic has changed the way systems are designed. because it offers the designer a single tool that solves all his needs. Programmable logic is ideal for simplifying the design process, because the designer can implement the exact logic functions wherever and whenever required. It is also ideal for reducing system size and cost by offering significantly higher functional density than its small- and medium-scale (SSI/MSI) predecessors. Finally, system reliability is significantly improved because of simplified designs and lower parts count. ### Simplified System Design Programmable logic is ideal as a design tool because the user specifies exactly what function or functions the devices will perform. The SSI/MSI approach, while capable of building up the same function, requires mixing and matching and interconnecting predefined chip functionality to arrive at a desired result. This is often a cumbersome process, resulting in underutilization of many of the SSI/MSI chips, as well as posing some significant board-layout problems. Programmable logic instead offers user-definable functionality that can be optimally tailored to any application. More efficient utilization, as well as reduced chip count, will greatly simplify the board-layout process, thereby streamlining the design process at both the conceptual stage and implementation stage. Lattice GAL devices outperform bipolar PLDs with the introduction of the ultrafast 15ns GAL16V8. With a maximum I<sub>cc</sub> of 90mA, the GAL16V8-15 offers the best speed-power product in the industry. ### **Increased Functional Density** Higher functional density than its SSI/MSI predecessors also contributes to making programmable logic an ideal design tool for reducing system size and cost. Functional density is the amount of logical functionality the can be compacted into a given space. Programmable logic can typically replace between four and twelve SSI/ MSI packages performing the identical function. Also, since the user programs the function into the devices, functional utilization will be much higher than when dealing with the predefined functionality of SSI/MSI. These factors directly contribute to lower chip count, smaller boards, and reduced number of boards, resulting in an overall reduction in system size. It naturally follows that fewer chips and boards and smaller systems leads to significantly reduced development costs and, more importantly, manufacturing costs. ### **Higher Reliability** Reduced chip count, reduced board count, and smaller system size contribute to much more than just lower cost. They also increase system reliability substantially. It has been statistically demonstrated that systems with higher levels of integration, such as those designed with programmable logic, have much higher reliability than equivalent systems designed with many-low-density standard components. Simply put, there is less that can go wrong: fewer components to potentially fail, less interconnect on board, smaller, cooler-running, easier-to-manufacture systems, and so on, all contribute to higher reliability and are all direct benefits of designing with programmable logic. The systems designer would like his task to be as simple as possible. The system user simply requires the lowest cost, highest-reliability system available. Programmable logic provides these solutions, making it the ideal choice for design challenges. ### THE GAL CONCEPT ### E<sup>2</sup>CMOS — The Ideal Technology Of the three major technology approaches available, E<sup>2</sup>CMOS, UVCMOS, and bipolar, the technology of choice is clearly E<sup>2</sup>CMOS — for many reasons, including: testability, quality, high speed, low power, and instant erasure for prototyping and error recovery. ### **Testability** E<sup>2</sup>CMOS's biggest advantage over competing technologies is its inherent testability. Capitalizing on very fast (50ms) erase times allows Lattice to pattern and erase all devices many times during manufacture, to directly test all characteristics including AC, DC, and functionality. The result is guaranteed 100% programming and functional yields to the customer — and no further board rework. Competing technologies suffer serious test constraints, as discussed below. ### Low Power Another advantage of this technology is the low power consumption of CMOS. This provides users the immediate benefit of decreased system power requirements allowing for higher-reliability, cooler-running systems, while maintaining high performance. The low power consumption of CMOS also permits circuit designs of much higher functional density, because of lower junction temperatures and power requirements on chip. The user will benefit because higher functional density means further reduction of chip count and smaller boards in the system. ### **High Speed** Also advantageous is the very high speed attainable with Lattice's state-of-the-art E<sup>2</sup>CMOS process — speeds that are at least as fast as any device using any technology, with the exception of ECL circuits. Using high-performance E<sup>2</sup>CMOS technology, Lattice GAL devices (colored band) match bipolar PLD speeds (grey band), while consuming half the power. ### **Prototyping and Error Recovery** Finally, E<sup>2</sup>CMOS gives the user instant erasability, with no additional handling, or special packages necessary. This provides ideal products for prototyping because designs can be altered instantly, with no waste and no waiting. On the manufacturing floor, instant erasability can also be a big advantage for dealing with pattern changes or error recovery. If a GAL device is accidentally programmed to the wrong pattern, the recovery process is simple, again with no waiting or waste. Parts are simply put back into a device programmer and repatterned. No other technology can offer this. ### A Look at Other Technologies Here, the technologies that compete with E<sup>2</sup>CMOS — bipolar and UVCMOS — are compared and contrasted with the E<sup>2</sup>CMOS approach. ### **Bipolar** Bipolar fuse-link technology was the first available for programmable logic devices. Although it offers high speed, it is saddled with high power dissipation. This not only significantly increases system power supply and cooling requirements but also limits the ability of high functional density. Another shortcoming of this technology is the onetime-programmable fuses. Complete testing is impossible, and manufacturers must rely on complex schemes using test rows and columns to simulate and correlate their device's performance, since the fuse array cannot be tested prior to programming. The result is programming failures at the customer location, due to incomplete testing. Also, because these devices can only be programmed once, no reuse in the event of mistakes during prototyping or errors on the production floor are possible, and any misprogrammed devices must be discarded. ### **UVCMOS** UVCMOS addresses many of the shortcomings of the bipolar approach, but introduces many shortcomings of its own. This technology requires much lower power and, while it has the capability to erase, this comes at the expense of slower speeds and cumbersome erase procedures. Testability is increased over bipolar since the 'fuse' array can be programmed by the manufacturer, to directly GAL devices are programmed using industrystandard hardware and software tools. A wide variety of third-party vendors nows supports the Lattice GAL family. test the functionality and performance. The problem here is the long (20 minutes) erase times of this technology, coupled with the requirement of exposing the devices to ultraviolet light for erasing. This becomes a very expensive step in the manufacturing process. Because of the time involved, patterning and erasing is performed only once — a compromised, rather than complete functional test. Additionally, the devices must be housed in expensive windowed packages to allow users to erase them. Again, this erase is coupled with the time-consuming and cumbersome task of shining ultraviolet light on the parts to erase them. As a cost-cutting measure, UVCMOS PLD manufacturers offer their devices in windowless packages, which cannot be completely tested after packaging, since they cannot be erased. Of course, the user cannot erase them either. These factors significantly detract from the desirability of this technology. ### The GAL Advantage GAL devices are ideal programmable logic devices because, as the name implies, they are architecturally generic. Lattice has employed the macrocell approach, which allows users to define the architecture and functionality of each output. The key benefit to the user is the freedom from being tied to any specific functionality. This is advantageous at the manufacturing level, as well as the design level. ### **Design Advantages** Early programmable logic devices gave the user the ability to specify a function, but limited him to specific, predetermined output architectures. Comparing the GAL device with fixed-architecture programmable logic devices is much like comparing these same fixed PLDs with SSI/MSI. The GAL family is the next generation in simplified system design. The user needs not bother searching for the architecture that best suits a particular design. Instead, the GAL family's generic architecture lets him configure as he goes. ### **Manufacturing Advantages** The one-device-does-all approach greatly simplifies manufacturing flow. Inventorying one generic-architecture GAL device type versus having to monitor and maintain many different device types, each with its own architecture, will not only save money, but will minimize the paperwork and headaches associated with the latter approach. Manufacturing flow is much smoother, too, because the handling process is greatly simplified. A generic-architecture GAL device also reduces the risk of running out of inventory and halting production, which can be a very expensive nightmare. Reduced chance of obsolete inventory and also easier QA tracking are additional benefits of the generic architecture. ### **GAL Development Tools** Lattice Semiconductor supports the philosophy that users should not be required to purchase special development tools to use our products. As such, GAL devices are fully supported by existing industry-standard development tools. The tools required for designing with GAL products can be separated into two categories: - 1. Programmable logic development software - 2. Device programmers ### **Development Software** Lattice Semiconductor believes the use of third-party development software is essential. Many device manufacturers offer their own software-development packages that support only their own devices. The disadvantage of this approach is that the user is required to purchase and maintain many new software packages every time each manufacturer introduces a new device. Third-party software packages, such as ABEL from Data I/O and CUPL from Assisted Technology, offer generic development support for all programmable logic devices, and, with periodic updates, the user will be kept up on all programmable logic device developments from all manufacturers. For these reasons, Lattice does not offer its own development software, but continues to work very closely with third-party vendors to ensure that the highestquality development software is always available to support GAL devices. ### **Device Programmers** As with development software, Lattice believes the use of third-party device programmers is essential. For the same reasons outlined in the software support program above, Lattice does not offer its own device programmers. Again, there is continued close work with third-party vendors to ensure that the highest-quality device programmers are available for programming GAL devices. ### The Ideal Package Programmable logic devices are ideal for designing today's systems. Lattice Semiconductor believes that the ideal design approach should be supported with the ideal products. It was on this premise that GAL devices were invented. The ideal device — with a generic architecture — fabricated with the ideal process technology, E<sup>2</sup>CMOS. We will continue to develop and expand our line of $E^2CMOS$ programmable logic devices, bringing higher speeds, more flexibility, and exciting new capabilities such as in-system programmability with our ispGAL family. This is the Lattice commitment to programmable logic and to you, our customer. $\hfill \Box$ Military GAL devices, fully tested over the -55° to +125°C temperature range, meet the needs of high-reliability applications in extreme environments. | INTRODUCTION | 1 | |------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E2CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | # LATTICE ### **FEATURES** - ELECTRICALLY ERASABLE CELL TECHNOLOGY - Reconfigurable Logic - Reprogrammable Cells - Guaranteed 100% Yields - HIGH PERFORMANCE E<sup>2</sup>CMOS TECHNOLOGY - Low Power: 45 mA Max Active - 35 mA Max Standby - High Speed: 25 ns Access Max - 35 ns Access Max - EIGHT OUTPUT LOGIC MACROCELLS - Maximum Flexibility for Complex Logic Designs - Also Emulates 20-pin PAL® Devices with Full Function/Fuse Map/Parametric Compatibility - PRELOAD AND POWER-ON RESET OF ALL REGISTERS - 100% Functional Testability - HIGH SPEED PROGRAMMING ALGORITHM - SECURITY CELL PREVENTS COPYING LOGIC - DATA RETENTION EXCEEDS 20 YEARS ### **DESCRIPTION** The LATTICE E²CMOS GAL device combines a high performance CMOS process with electrically erasable floating gate technology. This programmable memory technology applied to array logic provides designers with reconfigurable logic and bipolar performance at significantly reduced power levels. The 20-pin GAL16V8 features 8 programmable Output Logic Macrocells (OLMCs) allowing each output to be configured by the user. Additionally, the GAL16V8 is capable of emulating, in a functional/fuse map/parametric compatible device, all common 20-pin PAL device architectures. Programming is accomplished using readily available hardware and software tools. LATTICE guarantees 100 erase/write cycles and data retention exceeds 20 years. Unique test circuitry and reprogrammable cells allow complete AC, DC, cell and functionality testing during manufacture. Therefore, LATTICE guarantees 100% field programmability and functionality of the GAL devices. In addition, electronic signature is available to provide positive device ID. A security circuit is built-in, providing proprietary designs with copy protection. ### **FUNCTIONAL BLOCK DIAGRAM** ### **PIN NAMES** | l <sub>0</sub> -l <sub>15</sub> | INPUT | ŌĒ | OUTPUT ENABLE | |---------------------------------|---------------|-----------------|---------------| | СК | CLOCK INPUT | V <sub>CC</sub> | POWER (+5V) | | B <sub>0</sub> -B <sub>5</sub> | BIDIRECTIONAL | GND | GROUND | | F <sub>0</sub> -F <sub>7</sub> | OUTPUT | | | ### **GAL16V8 EMULATING PAL DEVICES** ### **GAL16V8 SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS(1)** Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications). ### PIN CONFIGURATION ### **OPERATING RANGE** | SYMBOL | | TEMPERATURE RANGE | | | | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|-----|------|-----|------------|----| | | PARAMETER | | MILITARY | | | | COMMERCIAL | | | | make share and a second of the | MIN | TYP | MAX | MIN | TYP | MAX | | | V <sub>CC</sub> | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | T <sub>A</sub> | Ambient temperature | - 55 | | | 0 | | 75 | °C | | T <sub>C</sub> | Case temperature | | | 125 | | | | °C | ### **SWITCHING TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |--------------------------------|---------------| | Input Rise and Fall Times | 5ns 10% - 90% | | Input Timing Reference Levels | 1.5V | | Output Timing Reference Levels | 1.5V | | Output Load | See Figure | 3-state levels are measured 0.5V from steady-state active level. \*CL INCLUDES JIG AND PROBE TOTAL CAPACITANCE ### CAPACITANCE (T<sub>A</sub> = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS | |----------------|-----------------------|---------|-------|-----------------------------| | Cı | Input Capacitance | 12 | pF | $V_{CC} = 5.0V, V_1 = 2.0V$ | | C <sub>F</sub> | Output Capacitance | 15 | pF | $V_{CC} = 5.0V, V_F = 2.0V$ | | Св | Bidirectional Pin Cap | 15 | ρF | $V_{CC} = 5.0V, V_B = 2.0V$ | # **GAL16V8 SPECIFICATIONS GAL16V8 LOGIC DIAGRAM** CK OLMC (19) OLMC (18)OLMC (17)OLMC (16) OLMC (15)OLMC (14)13 OLMC (13)OLMC (12) OE ### **ELECTRICAL CHARACTERISTICS OVER OPERATING CONDITIONS** ## PRELIMINARY QUARTER POWER GAL16V8 | SYMBOL | PARAMETER | | TEST CONDITIONS | TEMP.<br>RANGE | MIN. | MAX. | UNITS | |--------------------------------------|-----------------------------------------|---------------------|-----------------------------------------------|----------------|------|---------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>BZH</sub> | Bidirectional Pin Leakage Current | | $GND \le V_{IN} < V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | 1 | Operating Power Supply Current | | F = 15 MHz | COM'L | _ | 45 | mA | | Icc | Operating Power Supp | ny Current | $V_{CC} = V_{CC} MAX$ | MIL | _ | 50 | mA | | los1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | | - 30 | - 130 | mA | | 1 | | | V V 144V | COM'L | | 35 | mA | | I <sub>SB</sub> | Standby Power Supply | Current | $V_{CC} = V_{CC} MAX$ | MIL | _ | 45 | mA | | V | Output Law Valtage | V <sub>CC</sub> = | I <sub>OL</sub> = 24 mA | COM'L | _ | 0.5 | ٧ | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> MIN | I <sub>OL</sub> = 12 mA | MIL | | 0.5 | V | | | Output High Voltage | V <sub>CC</sub> = | $I_{OH} = -3.2 \text{ mA}$ | COM'L | 2.4 | _ | V | | V <sub>OH</sub> | Output High Voltage V <sub>CC</sub> MIN | | I <sub>OH</sub> = -2.0 mA | MIL | 2.4 | | ٧ | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Input Low Voltage | | | | _ | 0.8 | V | ### **HALF-POWER GAL16V8** | SYMBOL | PARAMETE | Halo resultante a france<br>Halo resultante a france<br>Lagge de la Companya Comp | TEST CONDITIONS | TEMP.<br>RANGE | MIN. | MAX. | UNITS | |--------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|------|---------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional Pin Leakage Current | | $GND \le V_{IN} < V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{JN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | 1 | I <sub>CC</sub> Operating Power Supply Current | lu Curront | F = 15 MHz | COM'L | _ | 90 | mA | | lcc | Operating Power Supp | ny Current | V <sub>CC</sub> = V <sub>CC</sub> MAX | MIL | _ | 90 | mA | | los1 | Output Short Circuit | | $V_{CC} = 5.0V V_{OUT} = GND$ | | - 30 | - 130 | mA | | 1 | Standby Bower Cumply | tandby Power Supply Current $V_{CC} = V_{CC} MAX$ | V -V MAY | COM'L | | 70 | mA | | I <sub>SB</sub> | Standby Power Supply | Current | V <sub>CC</sub> = V <sub>CC</sub> MAX | MIL | _ | 70 | mA | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = | I <sub>OL</sub> = 24 mA | COM'L | | 0.5 | ٧ | | <b>V</b> OL | V <sub>CC</sub> MIN I <sub>OL</sub> = 12 mA | I <sub>OL</sub> = 12 mA | MIL | _ | 0.5 | ٧ | | | | Output High Voltage | V <sub>CC</sub> = | I <sub>OH</sub> = -3.2 mA | COM'L | 2.4 | _ | ٧ | | V <sub>OH</sub> | Output High Voltage VCC MIN | | I <sub>OH</sub> = - 2.0 mA | MIL | 2.4 | _ | ٧ | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | V <sub>IL</sub> | Input Low Voltage | | | | | 0.8 | ٧ | <sup>&</sup>lt;sup>1</sup> One output at a time for a maximum duration of one second. ### **SWITCHING CHARACTERISTICS OVER OPERATING CONDITIONS** | | | TEMPERATURE RANGE | | | | | | | | | |--------------------------------|----------------------------------------------------------|-------------------|--------------|------------|--------------|------------|--------------|-------|---------------------------------------------------|---------------------| | | PARAMETER | COMMERCIAL | | | | MILITARY | | 200 | | | | SYMBOL | | GAL16V8-25 | | GAL16V8-35 | | GAL16V8-30 | | UNITS | TEST CONDITIO | 10 | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | R(Ω) | C <sub>L</sub> (pF) | | T <sub>DVQV1</sub> | Delay from Input<br>to Active Output | | 25 | | 35 | | 30 | ns | 200 | 50 | | T <sub>DVQV2</sub> | Product Term Enable<br>Access Time to<br>Active Output | _ | 25 | _ | 35 | _ | 30 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | T <sub>DVQZ</sub> 2 | Product Term Disable to Outputs Off | _ | 25 | | 35 | _ | 30 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GHQZ</sub> <sup>2</sup> | OE Output Enable<br>High to Outputs Off | _ | 20 | _ | 25 | _ | 25 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GLQV</sub> | OE Output Enable<br>Access Time | | 20 | _ | 25 | | 25 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | T <sub>CHQV</sub> | Clock High to Output<br>Valid Access Time | _ | 15 | _ | 25 | _ | 20 | ns | 200 | 50 | | T <sub>DVCH</sub> | Input or Feedback<br>Data Setup Time | 20 | _ | 30 | _ | 25 | _ | ns | _ | _ | | T <sub>CHDX</sub> | Input or Feedback<br>Data Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | - | _ | | T <sub>CHCH</sub> | Clock Period<br>(T <sub>DVCH</sub> + T <sub>CHQV</sub> ) | 35 | _ | 55 | _ | 45 | - | ns | | | | T <sub>CHCL</sub> | Clock Width High | 15 | - | 20 | - | 15 | - | ns | | - | | T <sub>CLCH</sub> | Clock Width Low | 15 | _ | 20 | <u> </u> | 15 | | ns | | | | f <sub>MAX</sub> | Maximum SYNCH.<br>Frequency ASYNCH. | _ | 28.5<br>40.0 | | 18.1<br>28.5 | _ | 22.2<br>33.3 | MHz | 200 | 50 | <sup>&</sup>lt;sup>1</sup>Refer also to Switching Test Conditions. <sup>2</sup> 3-state levels are measured 0.5V from steady-state active level. ### **SWITCHING WAVEFORMS** ### **OUTPUT LOGIC MACROCELL (OLMC)** The following discussion pertains to configuring the output logic macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely transparent to the user. The outputs of the AND array are fed into an OLMC, where each output can be individually set to active high or active low, with either combinational (asynchronous) or registered (synchronous) configurations. A common output enable can be connected to all outputs, or separate inputs or product terms can be used to provide individual output enable controls. The output logic macrocell provides the designer with maximal output flexibility in matching signal requirements, thus providing more functions than possible with existing 20-pin PAL devices. The various configurations of the output logic macrocell are controlled by programming certain cells (SYN, ACO, AC1(n), and the XOR(n) polarity bits) within the 82-bit architecture control word. The SYN bit determines whether or not a device will have registered output capability or will have purely combinational outputs. It also replaces the AC0 bit in the two outermost macrocells, OLMC (12) and OLMC (19). When first setting up the device architecture, this is the first bit to choose. Architecture control bit AC0 and the eight AC1(n) bits direct the outputs to be wired always on, always off (as an input), have a common $\overline{OE}$ term (pin 11), or to be three-state controlled separately from a product term. The architecture control bits also determine the source of the array feedback term through the FMUX, and select either combinational or registered outputs. The five valid macrocell configurations are shown in each of the macrocell equivalent diagrams. In all cases, the eight XOR(n) bits individually determine each output's polarity. The truth table associated with each diagram shows the bit values of the SYN, ACO, and AC1(n) that set the macrocell to the configuration shown. NOTE — SYN replaces AC0 and SYN replaces AC1(m) as an input to the FMUX in OLMC (12) and OLMC (19) to maintain full JEDEC fuse map compatibility with PAL type device architectures. ### **GAL16V8 SPECIFICATIONS** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------------| | 1 | 1 | 1 | ALL OUTPUTS | | | ļ | 1 1 | COMBINATIONAL | | | | 1 1 | (i.e. 16L8, 16H8) | IN THIS ARCHITECTURE MODE, PINS 1 AND 11 ARE DATA INPUTS. ALL OUTPUTS ARE COMBINATIONAL. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | | ACTIVE HIGH | ### **Combinational Output** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-----------------| | 0 | 1 | 1 | COMBINATIONAL | | | | 1 | OUTPUT IN A | | | | | REGISTERED DEVI | IN THIS ARCHITECTURE MODE, PIN 1 = CK, PIN 11 = $\overline{OE}$ . THIS MACROCELL IS COMBINATIONAL, BUT AT LEAST ONE OF THE OTHERS IS REGISTERED OUTPUT. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | ### Combinational Output in a Registered Device | FUNCTION | AC1(n) | AC0 | SYN | |-------------|--------|-----|-----| | OUTPUT | 0 | 1 | 0 | | REGISTERED | i l | | | | (i.e. 16R8) | | | | IN THIS ARCHITECTURE MODE, PIN 1 = CK, PIN 11 = OE. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | Registered Active High or Low Output ### **ROW ADDRESS MAP DESCRIPTION** Figure 1 shows a block diagram of the row address map. There are a total of 36 unique row addresses available to the user when programming the GAL16V8 devices. Row addresses 0–31 each contain 64 bits of input term data. This is the user array where the custom logic pattern is programmed. Row 32 is the electronic signature word. It has 64 bits available for any user-defined purpose. Row 33–59 are reserved by the manufacturer and are not available to users. Row 60 contains the architecture and output polarity information. The 82 bits within this word are programmed to configure the device for a specific application. Row 61 contains a one bit security cell that when programmed prevents further programming verification of the array. Row 63 is the row that is addressed to perform a bulk erase of the device, resetting it back to a virgin state. Each of these functions is described in the following sections. Figure 1. GAL16V8 Row Address Map Block Diagram ### **ELECTRONIC SIGNATURE WORD** An electronic signature word is provided with every GAL16V8 device. It resides at Row address 32 and contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include user ID codes, revision numbers, or inventory control. This signature data is always available to the user independent of the state of the security cell. ### ARCHITECTURE CONTROL WORD All of the various configurations of the GAL16V8 devices are controlled by programming cells within the 82-bit architecture control word that resides at row 60. The location of specific bits within the architecture control word is shown in the control word diagram in Figure 2. The function of the SYN, AC0 and AC1(n) bits have been explained in the output logic macrocell description. The eight polarity bits determine each output's polarity individually by selectively correct logic. The numbers below the X0R(n) and AC1(n) bits in the architecture control word diagram shows the output device pin number that the polarity bits control. ### SECURITY CELL Row address 61 contains the security cell (one bit). The security cell is provided on all GAL16V8 devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, the circuitry enabling array access is disabled, preventing further programming or verification of the array (rows 0–31). The cell can be erased only in conjunction with the array during a bulk erase cycle, so the original configuration can never be examined once this cell is programmed. Signature data is **always** available to the user. ### **BULK ERASE MODE** By addressing row 63 during a programming cycle, a clear function performs a bulk erase of the array and the architecture word. In addition, the electronic signature word and the security cell are erased. This mode resets a previously configured device back to its virgin state. Applications Hotline: 1-800-FASTGAL ### **GAL16V8 SPECIFICATIONS I** ### **OUTPUT REGISTER PRELOAD** When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because in system operation, certain events occur that may throw the logic into an illegal state (powerup, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (ie. illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions. The GAL16V8 device includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. Figure 3 shows the pin functions necessary to preload the registers. The register preload timing and pin voltage levels necessary to perform the function are shown below. This test mode is entered by raising PRLD to V<sub>IES</sub>, which enables the serial data in (S<sub>DIN</sub>) buffer and the serial data out (S<sub>DOUT</sub>) buffer. Data is then serially shifted into the registers on each rising edge of the clock, DCLK. Only the macrocells with registered output configurations are loaded. If only 3 outputs have registers, then only 3 bits need be shifted in. The registers are loaded from the bottom up, as shown in Figure 3. ### **LATCH-UP PROTECTION** GAL devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch. Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR induced latching. NOTE — The S<sub>DOUT</sub> output buffer is an open drain output during preload. This pin should be terminated to V<sub>CC</sub> with a 10K resistor. ### **POWER-UP RESET** Circuitry within the GAL16V8 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time ( $t_{RESET}$ ). As a result, the state on the registered output pins (if they are enabled through $\overline{OE}$ ) will always be high on power-up, regardless of the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. The timing diagram for power-up is shown above. Because of asynchronous nature of system power-up, some conditions must be met to guarantee a valid power-up reset of the GAL16V8. First, the $V_{CC}$ rise must be monotonic. Second, the clock input must become a proper TTL level within the specified time ( $t_{PR}$ ). The registers will reset within a maximum of $t_{RESET}$ time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. ### **FIELD SUPPORT TOOLS** ### PROGRAMMER/DEVELOPMENT SYSTEMS | VENDOR | SYSTEM | REVISION | |----------------------|-------------------------|----------| | DATA I/O | Model 29B<br>Logic Pak | V04 | | | P/T Adapter<br>303A-009 | V03 | | | Model 60 | ** | | STAG | PPZ/ZM2200 | 11/20 | | | ZL30 & ZL32 | V30.41 | | | ZL30A | V30A.03 | | VARIX | Omni-Programmer | ** | | INLAB | Model 28 | ** | | VALLEY DATA SCIENCES | Model 160 | ** | <sup>\*\*</sup> This version being qualified. ### SOFTWARE DEVELOPMENT TOOLST | PACKAGE | VENDOR | REVISION | |-----------|---------------------|----------| | CUPL | Assisted Technology | 2.1 | | ABEL | Data I/O | 1.13 | | PLDtest | Data I/O | t | | DASH-ABEL | Data I/O | 1.0 | | PALASM | Monolithic Memories | † | <sup>†</sup> When emulating PAL devices any revision of the software can be used to create the PAL JEDEC file. The programming hardware will automatically configure the GAL architecture. Although it is possible to program GAL devices manually, LATTICE strongly recommends the use of approved programming hardware and software. Programming on unapproved equipment will generally void all guarantees. Approved equipment includes LATTICE programming algorithms that program the array, automatically configure the architecture control word, and track the number of program cycles each device has experienced (this information is stored within each GAL device). This in turn assures data retention and reliability. Contact the factory for specific conditions which must be met to gain programming equipment approval or for the current list of approved GAL programming equipment. ### **GAL16V8 SPECIFICATIONS** NORMALIZED TDVQV $(T_{PO})$ VS. SUPPLY VOLTAGE NORMALIZED TOVOV (TPD) VS TEMPERATURE NORMALIZED $I_{CC:MAX}$ . VS. TEMPERATURE 1.3 1.2 NORMALIZED TDVQV (Tp0) NORMALIZED TDVQV (Tpb) NORMALIZED I 1.0 0.8 0.8 0.7 L 4.0 0.7 0.7 5.0 0 85 - 55 25 125 0 25 SUPPLY VOLTAGE (V) AMBIENT TEMPERATURE (°C) AMBIENT TEMPERATURE (°C) NORMALIZED $I_{CC(MAX)}$ VS. SUPPLY VOLTAGE NORMALIZED TCHQV (TCO) VS. SUPPLY VOLTAGE NORMALIZED TCHQV (TCO) VS. TEMPERATURE 1.3 1.3 1.2 NORMALIZED TCHQV (Tco) NORMALIZED TCHOV (T<sub>CO</sub>) NORMALIZED ICCIMAX 1.0 1.0 0.9 0.9 0.8 0.8 0.7 0.7 4.0 5.0 5.5 6.0 4.0 4.5 5.0 5.5 6.0 - 55 0 25 SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) AMBIENT TEMPERATURE (°C) NORMALIZED TOUCH (TSU) VS. SUPPLY VOLTAGE NORMALIZED TDVCH ( $T_{SU}$ ) VS. TEMPERATURE IOL VS. VOL 1.3 1.3 210 180 NORMALIZED TDVCH (T<sub>SU</sub>) NORMALIZED TDVCH (T<sub>SU</sub>) 150 (mA) 1.0 120 0.9 0.9 60 30 0.8 0.7 0.7 L 4.0 0.6 1.0 25 5.0 $\mathbf{v}_{\text{ol}}$ (V) AMBIENT TEMPERATURE (°C) SUPPLY VOLTAGE (V) DELTA TCHOV (TCO) VS. OUTPUT LOADING DELTA TOVOV (TPD) VS. OUTPUT LOADING 20 IOH VS. VOH 15 DELTA TCHQV (T<sub>CO</sub>) (ns) DELTA TDVQV (T<sub>PO</sub>) (nS) lou (mA) 10 40 20 85 125 125 V<sub>OH</sub> (V) 600 OUTPUT LOAD CAPACITANCE (pF) 200 400 600 800 OUTPUT LOAD CAPACITANCE (pF) ### **PACKAGE INFORMATION** ### **ORDERING INFORMATION** The specifications and information contained herein are subject to change without notice # SPEED/POWER CROSS-REFERENCE GUIDE | SPEED | POWER | GAL<br>DEVICE | BIPOLAR<br>PAL DEVICE | |----------------------------|-----------------------|-----------------------------|-----------------------| | 15ns | 45mA | – 15Q | — | | 15ns | 90mA | – 15L | — | | 15ns | 180mA | use – 15L | B | | * 20ns<br>* 20ns<br>* 20ns | 50mA<br>90mA<br>210mA | - 20Q<br>- 20L<br>use - 20L | —<br>B MIL | | 25ns | 45mA | – 25Q | _ | | 25ns | 90mA | – 25L | В-2 | | 25ns | 180mA | use – 25L | А | | * 30ns<br>* 30ns<br>* 30ns | 50mA<br>90mA<br>210mA | - 30Q<br>- 30L<br>use - 30L | B-2 MIL<br>A MIL | | 35ns | 45mA | – 35Q | B-4 | | 35ns | 90mA | – 35L | A-2 | | 35ns | 180mA | use – 35L | STD | | * 40ns | 50mA | - 40Q | B-4 MIL | | * 40ns | 90mA | - 40L | A-2 MIL | | * 40ns | 210mA | use - 40L | STD MIL | \* MILITARY TEMPERATURE RANGE | NOTES CONTRACTOR OF THE PROPERTY PROPER | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # LATTICE ### **FEATURES** ### FUNCTIONAL BLOCK DIAGRAM - ELECTRICALLY ERASABLE CELL TECHNOLOGY - Reconfigurable Logic - Reprogrammable Cells - Guaranteed 100% Yields - HIGH PERFORMANCE E2CMOS TECHNOLOGY - Low Power: 45 mA Max Active - 35 mA Max Standby - High Speed: 25 ns Access Max - 35 ns Access Max - EIGHT OUTPUT LOGIC MACROCELLS - Maximum Flexibility for Complex Logic Designs - Also Emulates 24-Pin PAL® Devices with Full Function/Fuse Map Compatibility - PRELOAD AND POWER-ON RESET OF ALL REGISTERS - 100% Functional Testability - HIGH SPEED PROGRAMMING ALGORITHM - SECURITY CELL PREVENTS COPYING LOGIC - DATA RETENTION EXCEEDS 20 YEARS ### **DESCRIPTION** Lattice Semiconductor's E²CMOS GAL20V8 combines a high performance CMOS process with electrically erasable floating gate technology. This programmable memory technology applied to array logic provides designers with reconfigurable logic and bipolar performance at significantly reduced power levels. The 24-pin GAL20V8 features 8 programmable Output Logic Macrocells (OLMC) allowing each output to be configured by the user. Additionally, the GAL20V8 is capable of emulating, in a functional/fuse map compatible device, all common 24-pin PAL device architectures. Programming is accomplished using readily available hardware and software tools. LATTICE guarantees 100 erase/write cycles, and that data retention exceeds 20 years. Unique test circuitry and programmable cells allow complete AC, DC, cell and functionality testing during manufacture. Therefore, LATTICE guarantees 100% field programmability and functionality of all GAL products. In addition, electronic signature is available to provide positive device ID. A security circuit is built-in, providing proprietary designs with copy protection. ### **PIN NAMES** | l <sub>0</sub> -l <sub>19</sub> | INPUT | ŌĒ | OUTPUT ENABLE | |---------------------------------|---------------|-----------------|---------------| | СК | CLOCK INPUT | V <sub>CC</sub> | POWER (+5V) | | B <sub>0</sub> -B <sub>5</sub> | BIDIRECTIONAL | GND | GROUND | | F <sub>0</sub> -F <sub>7</sub> | OUTPUT | | | ### **GAL20V8 EMULATING PAL DEVICES** ### **GAL20V8 SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS 1** | Supply voltage V <sub>CC</sub> | 5 to + 7V | |-----------------------------------------|-----------------| | Input voltage applied 2.5 to | $V_{CC} + 1.0V$ | | Off-state output voltage applied 2.5 to | $V_{CC} + 1.0V$ | | Storage temperature | 65 to 125°C | Stresses greater than those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions greater than those indicated in the operational sections of this specification is not implied (while programming, following the programming specifications: ### PIN CONFIGURATION ### **OPERATING RANGE** | | | TEMPERATURE RANGE | | | | | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------------|-----|------|------|--| | SYMBOL | A STATE OF THE STA | State of the | MILITAR | Υ | COMMERCIAL | | | | | | | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | V <sub>CC</sub> | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | | T <sub>A</sub> | Ambient temperature | - 55 | | | 0 | | 75 | °C | | | T <sub>C</sub> | Case temperature | | | 125 | | | | °C | | ### **SWITCHING TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | | | | | |--------------------------------|---------------|--|--|--|--| | Input Rise and Fall Times | 5ns 10% - 90% | | | | | | Input Timing Reference Levels | 1.5V | | | | | | Output Timing Reference Levels | 1.5V | | | | | | Output Load | See Figure | | | | | 3-state levels are measured 0.5V from steady-state active level. \*CL INCLUDES JIG AND PROBE TOTAL CAPACITANCE ### CAPACITANCE (T<sub>A</sub> = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS | |----------------|-----------------------|---------|-------|-----------------------------| | C <sub>1</sub> | Input Capacitance | 12 | pF | $V_{CC} = 5.0V, V_1 = 2.0V$ | | C <sub>F</sub> | Output Capacitance | 15 | pF | $V_{CC} = 5.0V, V_F = 2.0V$ | | СВ | Bidirectional Pin Cap | 15 | pF | $V_{CC} = 5.0V, V_B = 2.0V$ | GAL20V8 SPECIFICATIONS ### **GAL 20V8 LOGIC DIAGRAM** ### **ELECTRICAL CHARACTERISTICS OVER OPERATING CONDITIONS** ### **PRELIMINARY** ### **QUARTER-POWER GAL20V8** | SYMBOL | PARAMETER | | TEST CONDITIONS | TEMP.<br>RANGE | MIN. | MAX. | UNITS | |---------------------------------------|--------------------------------------|---------------------------------------|-----------------------------------------------|----------------|------|---------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional<br>Pin Leakage Current | | $GND \le V_{IN} < V_{CC} MAX$ | | _ | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | | ± 10 | μΑ | | I <sub>CC</sub> | Operating Power Supply Current | | F = 15 MHz | COM'L | _ | 45 | mA | | | Operating Fower Supp | ny Current | $V_{CC} = V_{CC} MAX$ | MIL | _ | 50 | mA | | l <sub>os</sub> 1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | | - 30 | - 130 | mA | | 1 | Standby Power Supply Current | | V V MAY | COM'L | _ | 35 | mA | | I <sub>SB</sub> | Standby Fower Supply | Current | $V_{CC} = V_{CC} MAX$ | MIL | _ | 45 | mA | | · · · · · · · · · · · · · · · · · · · | Output Low Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OL</sub> = 24 mA | COM'L | | 0.5 | | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 12 mA | MIL | | 0.5 | V | | V - | Voc | V <sub>CC</sub> = | I <sub>OH</sub> = -3.2 mA | COM'L | 0.4 | | ., | | V <sub>OH</sub> | Output High Voltage VCC MIN | | I <sub>OH</sub> = -2.0 mA | MIL | 2.4 | _ | V | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | V <sub>IL</sub> | Input Low Voltage | | | | _ | 0.8 | V | ### **HALF-POWER GAL20V8** | SYMBOL | PARAMETER | | TEST CONDITIONS | TEMP. | MIN. | MAX. | UNITS | |--------------------------------------|--------------------------------------|---------------------|-----------------------------------------------|-------|------|---------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μА | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional<br>Pin Leakage Current | | $GND \le V_{IN} < V_{CC} MAX$ | | | <u>+</u> 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | _ | ± 10 | μΑ | | lcc | Operating Power Supply Current | | F = 15 MHz | COM'L | | 90 | mA | | •00 | | | $V_{CC} = V_{CC} MAX$ | MIL | _ | 90 | mA | | los1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | | - 30 | - 130 | mA | | I <sub>SB</sub> | Standby Power Supply Current | | V. – V. MAY | COM'L | _ | 70 | mA | | 'SB | Standby rower Supply | Current | $V_{CC} = V_{CC} MAX$ | MIL | _ | 70 | mA | | V <sub>OL</sub> | I Output Low voltage I | V <sub>CC</sub> = | I <sub>OL</sub> = 24 mA | COM'L | | 0.5 | V | | VOL | | V <sub>CC</sub> MIN | I <sub>OL</sub> = 12 mA | MIL | | | | | V <sub>OH</sub> | Output High Voltage Vcc | V <sub>CC</sub> = | $I_{OH} = -3.2 \text{ mA}$ | COM'L | 0.4 | | | | <b>▼</b> OH | V <sub>CC</sub> MIN | | $I_{OH} = -2.0 \text{ mA}$ | MIL | 2.4 | | \ \ \ | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Input Low Voltage | | | | _ | 0.8 | V | <sup>&</sup>lt;sup>1</sup> One output at a time for a maximum duration of one second. ### SWITCHING CHARACTERISTICS OVER OPERATING CONDITIONS | | | TEMPERATURE RANGE | | | | | | | | | | |--------------------------------|----------------------------------------------------------|-------------------|--------------|-------|--------------|----------|--------------|----------|---------------------------------------------------|---------------------|--| | terre pri bel | Monte of Parking of the | COMMERCIAL | | | | MILITARY | | 0.031145 | TEGT CONSTRONG 1 | | | | SYMBOL | PARAMETER | GAL20 | V8-25 | GAL20 | GAL20V8-35 | | GAL20V8-30 | | TEST CONDITIONS 1 | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | <b>R(Ω)</b> | C <sub>L</sub> (pf) | | | T <sub>DVQV1</sub> | Delay from Input<br>to Active Output | | 25 | _ | 35 | | 30 | ns | 200 | 50 | | | T <sub>DVQV2</sub> | Product Term Enable<br>Access Time to<br>Active Output | | 25 | _ | 35 | _ | 30 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | | T <sub>DVQZ</sub> <sup>2</sup> | Product Term Disable to Outputs Off | | 25 | _ | 35 | _ | 30 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | | T <sub>GHQZ</sub> <sup>2</sup> | OE (Output Enable)<br>High to Outputs Off | | 20 | _ | 25 | _ | 25 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | | T <sub>GLQV</sub> | OE (Output Enable)<br>Access Time | _ | 20 | _ | 25 | | 25 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | | T <sub>CHQV</sub> | Clock High to Output<br>Valid Access Time | _ | 15 | _ | 25 | | 20 | ns | 200 | 50 | | | T <sub>DVCH</sub> | Input or Feedback<br>Data Setup Time | 20 | - | 30 | _ | 25 | _ | ns | | - | | | T <sub>CHDX</sub> | Input or Feedback<br>Data Hold Time | 0 | | 0 | _ | 0 | _ | ns | _ | - | | | T <sub>CHCH</sub> | Clock Period<br>(T <sub>DVCH</sub> + T <sub>CHQV</sub> ) | 35 | _ | 55 | _ | 45 | _ | ns | | | | | T <sub>CHCL</sub> | Clock Width High | 15 | | 20 | - | 15 | - | ns | _ | - | | | T <sub>CLCH</sub> | Clock Width Low | 15 | | 20 | | 15 | | ns | | | | | f <sub>MAX</sub> | Maximum SYNCH.<br>Frequency ASYNCH. | _ | 28.5<br>40.0 | | 18.1<br>28.5 | _ | 22.2<br>33.3 | MHz | 200 | 50 | | ¹Refer also to Switching Test Conditions. ²3-state levels are measured 0.5V from steady-state active level ### **OUTPUT LOGIC MACROCELL** The following discussion pertains to configuring the Output Logic Macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely transparent to the user. The outputs of the AND array are fed into an OLMC, where each output can be individually set to active high, or active low, with either combinational (asynchronous) or registered (synchronous) configurations. A common output enable can be connected to all outputs, or separate inputs or product terms can be used to provide individual output enable controls. The Output Logic Macrocell provides the designer with maximal output flexibility in matching signal requirements, thus providing more functions than possible with existing 24-pin PAL devices. The various configurations of the Output Logic Macrocell are controlled by programming certain cells (SYN, ACO, AC1(n), and the XOR(n) polarity bits) within the 82-bit Architecture Control Word. The SYN bit determines whether a device will have registered output capability or purely combinational outputs. It also replaces the AC0 bit in the two outermost macrocells, OLMC (15) and OLMC (22). When first setting up the device architecture, this is the first bit to choose. Architecture Control bit AC0 and the eight AC1(n) bits direct the outputs to be wired always on, always off (as an input), have a common OE term (pin 13), or to be three-state controlled separately from a product term. The Architecture Control bits also determine the source of the array feedback term through the FMUX, and select either combinational or registered outputs. The five valid macrocell configurations are shown in each of the macrocell equivalent diagrams. In all cases, the eight XOR(n) bits individually determine each output's polarity. The truth table associated with each diagram shows the bit values of the SYN, ACO, and AC1(n) that set the macrocell to the configuration shown. \* NOTE — SYN replaces AC0 and SYN replaces AC1(m) as an input to the FMUX in OLMC(15) and OLMC(22) to maintain full JEDEC fuse map compatibility with PAL type device architectures. # GAL20V8 SPECIFICATIONS SYN ACO ACT(I) FUNCTION 1 1 1 1 ALL OUTPUTS COMBINATIONAL (i.e. 20L8. 20H8) IN THIS ARCHITECTURE MODE. PINS 1 AND 13 ARE DATA INPUTS ALL OUTPUTS ARE COMBINATIONAL. XOR(n) OUTPUT POLARITY 0 ACTIVE LOW 1 ACTIVE HIGH XOR(n) OUTPUT POLARITY 0 ACTIVE LOW 1 ACTIVE HIGH **Combinational Output** ### **ROW ADDRESS MAP DESCRIPTION** Figure 1 shows a block diagram of the row address map. There are a total of 44 unique row addresses available to the user when programming the GAL20V8. Row addresses 0-39 each contain 64 bits of input term data. This is the user array where the custom logic pattern is programmed. Row 40 is the Electronic Signature Word. It has 64 bits available for any user-defined purpose. Row 41-59 are reserved by the manufacturer and are not available to users. Row 60 contains the architecture and output polarity information. The 82 bits within this word are programmed to configure the device for a specific application. Row 61 contains a one bit Security Cell that when programmed prevents further programming verification of the array. Row 63 is the row that is addressed to perform a bulk erase of the device, resetting it to a virgin state. Each of these functions is described in the following sections. ### **ELECTRONIC SIGNATURE WORD** An Electronic Signature Word is provided with every GAL20V8 device. It resides at row address 40 and contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include ID codes, revision numbers, or inventory control. The ability to mark and identify parts electronically means improved parts handling and lower inventory costs. This signature data is always available to the user independent of the state of the Security Cell. ### ARCHITECTURE CONTROL WORD All of the various configurations of the GAL20V8 are controlled by programming cells within the 82-bit Architecture Control Word that resides at row 60. The location of specific bits within the Architecture Control Word is shown in the control word diagram in Figure 2. The function of the SYN, AC0 and AC1(n) bits have been explained in the Output Logic Macrocell description. The eight polarity bits determine each output's polarity individually. The numbers below the XOR(n) and AC1(n) bits in Figure 2 show the output device pin numbers that the polarity bits control. ### SECURITY CELL Row address 61 contains the Security Cell (one bit). The Security Cell is provided on all GAL20V8 devices as a deterent to unauthorized copying of the array configuration patterns. Once programmed, the circuitry enabling array access is disabled, preventing further programming or verification of the AND array (rows 0-39). The cell can be erased only in conjunction with the array during a bulk erase cycle, so the original configuration can never be examined once this cell is programmed. Signature data is **always** available to the user. ### **BULK ERASE MODE** By addressing row 63 during a programming cycle, a clear function performs a bulk erase of the array and the Architecture Control Word. In addition, the Electronic Signature Word and the Security Cell are erased. This mode resets a previously configured device to its virgin state. ### **GAL20V8 SPECIFICATIONS** ### **OUTPUT REGISTER PRELOAD** When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because in system operation, certain events occur that may throw the logic into an illegal state (power-up, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (ie. illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions. The GAL20V8 includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. Figure 3 shows the pin functions necessary to preload the registers. The register preload timing and pin voltage levels necessary to perform the function are shown below. This test mode is entered by raising PRLD to $V_{IES}$ , which enables the serial data in $(S_{DIN})$ buffer and the serial data out $(S_{DOUT})$ buffer. Data is then serially shifted into the registers on each rising edge of the clock, DCLK. Only the macrocells with registered output configurations are loaded. If only 3 outputs have reg- isters, then only 3 bits, need be shifted in. The registers are loaded from the bottom up, as shown in Figure 3. ### LATCH-UP PROTECTION GAL devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch. Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR-induced latching. \*NOTE — The S<sub>DOUT</sub> output buffer is an open drain output during preload. This pin should be terminated to V<sub>CC</sub> with a 10K resistor. #### **POWER-UP RESET** Circuitry within the GAL20V8 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time ( $t_{RESET}$ ). As a result, the state on the registered output pins (if they are enabled through $\overline{OE}$ ) will always be high on power-up, regardless of the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. The timing diagram for power-up is shown above. Because of the asynchronous nature of system power-up, some conditions must be met to guarantee a valid power-up reset of the GAL20V8. First, the $V_{CC}$ rise must be monotonic. Second, the clock input must become a proper TTL level within the specified time ( $t_{PR}$ ). The registers will reset within a maximum of $t_{RESET}$ time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. #### **FIELD SUPPORT TOOLS** | SYSTEM | REVISION | |-------------------------|---------------------------------------------------------------------------------------------------------| | Model 29B<br>Logic Pak | V04 | | P/T Adapter<br>303A-009 | V03 | | Model 60 | ** | | PPZ/ZM2200 | 11/20 | | ZL30 & ZL32 | V30.41 | | ZL30A | V30A.03 | | Omni-Programmer | ** | | Model 28 | ** | | Model 160 | ** | | | Model 29B Logic Pak P/T Adapter 303A-009 Model 60 PPZ/ZM2200 ZL30 & ZL32 ZL30A Omni-Programmer Model 28 | <sup>\*\*</sup> This version being qualified. # SOFTWARE DEVELOPMENT TOOLST | PACKAGE | VENDOR | REVISION | |-----------|---------------------|----------| | CUPL | Assisted Technology | 2.1 | | ABEL | Data I/O | 1.13 | | PLDtest | Data I/O | t | | DASH-ABEL | Data I/O | 1.0 | | PALASM | Monolithic Memories | † | <sup>†</sup> When emulating PAL devices any revision of the software can be used to create the PAL JEDEC file. The programming hardware will automatically configure the GAL architecture. Although it is possible to program GAL devices manually, LATTICE strongly recommends the use of approved programming hardware and software. Programming on unapproved equipment will generally void all guarantees. Approved equipment includes LATTICE programming algorithms that program the array, automatically configure the architecture control word, and track the number of program cycles each device has experienced (this information is stored within each GAL device). This in turn assures data retention and reliability. Contact the factory for specific conditions which must be met to gain programming equipment approval or for the current list of approved GAL programming equipment. #### **GAL20V8 SPECIFICATIONS** NORMALIZED TOVOV (TPO) VS. SUPPLY VOLTAGE NORMALIZED TOVOV (TPD) VS TEMPERATURE NORMALIZED $I_{CC;MAX}$ , VS. TEMPERATURE NORMALIZED TDVQV (Too) NORMALIZED TDVQV (TPO) NORMALIZED ICCIMAN 1.0 1.0 1.0 0.8 0.8 0.7 L 4.0 0.7 0.7 5.0 4.5 25 - 55 5.5 - 55 85 125 0 25 125 SUPPLY VOLTAGE (V) AMBIENT TEMPERATURE (°C) AMBIENT TEMPERATURE (°C) NORMALIZED ICC(MAX) VS. SUPPLY VOLTAGE NORMALIZED TCHQV (TCO) VS. SUPPLY VOLTAGE NORMALIZED TCHQV (TCO) VS. TEMPERATURE 1.3 1.2 NORMALIZED TCHQV (T<sub>CO.</sub>) NORMALIZED TCHOV (Top) NORMALIZED 1.0 0.9 0.8 0.7 L 4.0 0.7 L 4.0 0.7 L - 55 5.0 5.5 6.0 5.0 5.5 6.0 125 SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) AMBIENT TEMPERATURE (°C) NORMALIZED TOVCH (TSU) VS. SUPPLY VOLTAGE NORMALIZED TOVCH (TSU) VS. TEMPERATURE IDL VS. VOL 1.3 1.3 210 1.2 180 NORMALIZED TDVCH (T<sub>SU</sub>) NORMALIZED TDVCH (T<sub>SU)</sub> 150 l<sub>OL</sub> (mA) 1.0 120 90 0.9 60 30 0.8 0.7 L 4.0 25 125 5.0 5.5 **V**<sub>OL</sub> (**V**) AMBIENT TEMPERATURE (°C) SUPPLY VOLTAGE (V) DELTA TCHQV (T<sub>CO</sub>) VS. OUTPUT LOADING DELTA TDVQV ( $T_{PD}$ ) VS. OUTPUT LOADING IOH VS. VOH 20 15 15 DELTA TCHQV (T<sub>CO</sub>) (ns) DELTA TDVQV (T<sub>PD</sub>) (ns) l<sub>OH</sub> (mA) 60 20 2.0 V<sub>OH</sub> (V) 400 800 600 800 OUTPUT LOAD CAPACITANCE (pF) OUTPUT LOAD CAPACITANCE (pF) # **PACKAGE INFORMATION** NOTE — All dimensions are in inches and parenthetically in millimeters. Inch dimensions govern # **ORDERING INFORMATION** The specifications and information contained herein are subject to change without notice. # SPEED/POWER CROSS-REFERENCE GUIDE | SPEED | POWER | GAL<br>DEVICE | BIPOLAR<br>PAL DEVICE | |----------------------------|-----------------------|--------------------------|-----------------------| | 15ns | 45mA | – 15Q | | | 15ns | 90mA | – 15L | | | 15ns | 180mA | use – 15L | B | | * 20ns | 50mA | - 20Q | B MIL | | * 20ns | 90mA | - 20L | | | * 20ns | 210mA | use - 20L | | | 25ns | 45mA | – 25Q | | | 25ns | 90mA | – 25L | В-2 | | 25ns | 180mA | use – 25L | А | | * 30ns<br>* 30ns<br>* 30ns | 50mA<br>90mA<br>210mA | -30Q<br>-30L<br>use -30L | B-2 MIL<br>A MIL | | 35ns | 45mA | - 35Q | B-4 | | 35ns | 90mA | - 35L | A-2 | | 35ns | 180mA | use - 35L | STD | | * 40ns | 50mA | - 40Q | B-4 MIL | | * 40ns | 90mA | - 40L | A-2 MIL | | * 40ns | 210mA | use - 40L | STD MIL | \* MILITARY TEMPERATURE RANGE | NOTES | | | |-------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # LATTICE #### **Advance Information** #### **FEATURES** #### HIGH PERFORMANCE E<sup>2</sup>CMOS TECHNOLOGY - 15ns Maximum Propagation Delay - Fmax = 41.66 MHz - 12ns Maximum from Clock Input to Data Output - Output Drive 24ma I<sub>OL</sub> - UltraMOS® II Advanced Technology - 50% REDUCTION IN POWER - 90ma Max Active - 70ma Max Standby - E2 CELL TECHNOLOGY - Reconfigurable Logic - Reprogrammable Cells - 100% Tested/Guaranteed 100% Yields - High Speed Electrical Erasure (<50ms),</li> - 20 Year Data Retention #### • EIGHT OUTPUT LOGIC MACROCELLS - Maximum Flexibility for Complex Logic Designs - Programmable Output Polarity - Also Emulates 20-pin 'B'PAL\* Devices with Full Function/Fuse Map/Parametric Compatibility - PRELOAD AND POWER-ON RESET OF ALL REGISTERS - 100% Functional Testability #### • APPLICATIONS INCLUDE: - DMA Control - State Machine Control - High Speed Video Control - Standard Logic Replacement # DESCRIPTION The GAL™ 16V8-15, at 15ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E²) floating gate technology to provide the highest speed performance available in the PLD market. CMOS circuitry allows the GAL 16V8-15 to consume just 90ma maximum lcc which represents a 50% savings in power when compared to its bipolar counterparts. The E² technology offers high speed (50ms) erase times providing the ability to reprogram or reconfigure the devices quickly and efficiently. The generic architecture provides maximum design flexibility by allowing each Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL 16V8 are the PAL® architectures listed in the table on the right. The GAL 16V8 is capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility. Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. Therefore, LATTICE guarantees 100% field programmability and functionality of all GAL products. LATTICE also guarantees 100 erase/write cycles and that data retention exceeds 20 years. FUNCTIONAL BLOCK DIAGRAM | GAL™/PAL | GAL™/PAL® COMPARISON — 15ns DEVICES | | | | | | |----------|--------------------------------------------------|-------|--------------------------|--|--|--| | PART | GAL 16V8-15<br>ARCHITECTURE<br>EMULATION<br>90ma | AVAIL | 16xxB<br>ABLITY<br>180ma | | | | | 16L8 | | | ~ | | | | | 16H8 | | | | | | | | 16R8 | | | _ | | | | | 16R6 | | | - | | | | | 16R4 | _ | | - | | | | | 16P8 | _ | | | | | | | 16RP8 | ~ | | | | | | | 16RP6 | ~ | | | | | | | 16RP4 | · · | | | | | | | 10L8 | <b>∠</b> | | | | | | | 12L6 | ~ | | | | | | | 14L4 | V | | | | | | | 16L2 | ~ | | | | | | | 10H8 | ~ | | | | | | | 12H6 | V | | | | | | | 14H4 | · · | | | | | | | 16H2 | \ \rac{1}{2} | | | | | | | 10P8 | <i>"</i> | | | | | | | 12P6 | <i>v</i> | | | | | | | 14P4 | V | | | | | | | 16P2 | <i>\\</i> | | | | | | | 16V8 | <i>ν</i> | | | | | | # SWITCHING CHARACTERISTICS OVER OPERATING CONDITIONS | | | | TEMP | ERAT | URE R | ANGE | | l | | | |--------------------|-------------------------------------------------------|----------|--------------|-------|--------------|------------|--------------|--------------|---------------------------------------------------|---------------------| | 100 | | | COMM | ERCIA | L | MILI | TARY | and a second | TEST CONDITION | DNS | | SYMBOL | MBOL PARAMETER | GAL1 | 6V8-15 | GAL1 | 6V8-25 | GAL16V8-20 | | UNITS | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | $R(\Omega)$ | C <sub>L</sub> (pF) | | T <sub>DVQV1</sub> | Delay from Input to Active Output | I - | 15 | I - | 25 | <u> </u> | 20 | ns | 200 | 50 | | T <sub>DVQV1</sub> | Product Term Enable Access Time to Active Output | | 15 | _ | 25 | _ | 20 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | T <sub>DVQZ1</sub> | Product Term Disable to Output Off | _ | 15 | _ | 25 | _ | 20 | ns | From $V_{OH}R = \infty$<br>From $V_{OL}R = 200$ | 5 | | T <sub>GHQZ1</sub> | OE (Output Enable) High to Outputs Off | | 15 | _ | 20 | _ | 18 | ns | From $V_{OH}R = \infty$<br>From $V_{OL}R = 200$ | 5 | | T <sub>GLQV</sub> | OE (Output Enable) Access Time | | 15 | - | 20 | _ | 18 | ns | Active High R = ∞<br>From V <sub>OL</sub> R = 200 | 50 | | T <sub>CHQV</sub> | Clock High to Output Valid Access Time | <b>—</b> | 12 | _ | 15 | _ | 15 | ns | 200 | 50 | | T <sub>DVCH</sub> | Input or Feedback Data Setup Time | 12 | _ | 20 | - | 15 | l – | ns | - | _ | | T <sub>CHDX</sub> | Input or Feedback Data Hold Time | | T — | 0 | | 0 | _ | ns | - | _ | | T <sub>CHCH</sub> | Clock Period (T <sub>DVCH</sub> + T <sub>CHQV</sub> ) | | _ | 35 | - | 30 | _ | ns | | | | T <sub>CHCL</sub> | Clock Width High | | l — | 15 | - | 12 | | ns | - | _ | | T <sub>CLCH</sub> | Clock Width Low | | _ | 15 | _ | 12 | _ | ns | | | | f <sub>MAX</sub> | Maximum SYNCH. Frequency ASYNCH. | - | 41.6<br>66.6 | _ | 28.5<br>40.0 | _ | 33.3<br>50.0 | MHz | 200 | 50 | <sup>1 3-</sup>State levels are measured 0.5V from steady-state active level. # **ELECTRICAL CHARACTERISTICS OVER OPERATING CONDITIONS** HALF-POWER GAL16V8-15 | SYMBOL | PARAMETER | | TEST CONDITIONS | TEMP.<br>Range | MIN. | MAX. | UNITS | |--------------------------------------|--------------------------------------|---------------------------------------|-----------------------------------------------|----------------|----------|---------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | T | ± 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional<br>Pin Leakage Current | | GND ≤ V <sub>IN</sub> < V <sub>CC</sub> MAX | | | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \leq V_{IN} \! < \! V_{CC} \; MAX$ | | _ | ± 10 | μА | | | Operating Power Supp | dy Current | F = 15 MHz | COM'L | <u> </u> | 90 | mA | | Icc | Operating Fower Supp | $V_{CC} = V_{CC} MAX$ | | MIL | _ | 90 | mA | | Ios | Output Short CircuitCu | ırrent | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | | -30 | -130 | mA | | I <sub>SB</sub> | Standby Power Supply Current | | V <sub>CC</sub> = V <sub>CC</sub> MAX | COM'L | _ | 70 | mA | | .28 | Cianaby Fortor Capping | Guiroin | 1 | MIL | _ | 70 | mA | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OL</sub> = 24 mA | COM'L | | 0.5 | ٧ | | ·OL | L sarpar zon ronago | 100 100 | I <sub>OL</sub> = 12 mA | MIL | _ | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | $I_{OH} = -3.2 \text{ mA}$ | COM'L | 2.4 | _ | V | | On | l | 1 .00 .00 | I <sub>OH</sub> = -2.0 mA | MIL | 2.4 | _ | ٧ | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Input Low Voltage | | | | _ | 0.8 | V | # **SWITCHING WAVEFORMS** NOTE: For detailed technology, logic, timing, programming information and specifications, refer to the GAL16V8 datasheet. # LATTICE #### **Advance Information** #### **FEATURES** - IN-SYSTEM RECONFIGURABLE 5-VOLT ONLY PROGRAMMING - Change Logic "On The Fly" - HIGH PERFORMANCE E<sup>2</sup> CMOS TECHNOLOGY - Low Power: 90 mA Max Active - 70 mA Max Standby - High Speed: 25 ns Access Max - 35 ns Access Max - EIGHT OUTPUT LOGIC MACROCELLS - Maximum Flexibility for Complex Logic Designs - Also Emulates 20-pin PAL® Devices with Full Function/Fuse Map/Parametric Compatibility - PRELOAD AND POWER-ON RESET OF ALL REGISTERS - 100% Functional Testability - 24 PIN 0.3 INCH NARROW DIP SAVES SPACE - MINIMUM 10.000 ERASE/WRITE CYCLES - DATA RETENTION EXCEEDS 20 YEARS - APPLICATIONS INCLUDE: - Multi-mode System Operation - Configurable Memory Mapping - Update Systems with Firmware Instead of Hardware #### **DESCRIPTION** The LATTICE ispGAL16Z8 (patent pending) is a revolutionary programmable logic device featuring a 5-volt only in-system reprogrammability. The device combines a high performance CMOS process with Electrically Erasable (E<sup>2</sup>) floating gate technology. This programmable memory technology applied to array logic provides designers with reconfigurable logic and bipolar performance at significantly reduced power levels. The 24-pin ispGAL16Z8 is architecturally equivalent to the familiar 20-pin GAL<sup>™</sup>16V8 but includes 4 extra pins to control in-system programming. It features 8 programmable Output Logic Macrocells (OLMC) allowing each output to be configured by the user. Additionally, the ispGAL16Z8 is capable of emulating, in a functional/fuse map compatible device, all common 20-pin PAL device architectures. Unique test circuitry and reprogrammable fuses allow complete AC, DC, fuse and functionality testing during manufacture. Therefore, LATTICE guarantees 100% field programmability and functionality of the ispGAL devices. In addition, electronic signature is available to provide positive device ID. A security circuit is built-in, providing proprietary designs with copy protection. #### **FUNCTIONAL BLOCK DIAGRAM** #### **PIN NAMES** | I <sub>0</sub> -I <sub>15</sub> | INPUT | MODE | MODE CONTROL | |---------------------------------|----------------|-----------------|-----------------| | ск | CLOCK INPUT | DCLK | DATA CLOCK | | B <sub>0</sub> -B <sub>5</sub> | BI-DIRECTIONAL | SDI | SERIAL DATA IN | | F <sub>0</sub> -F <sub>7</sub> | OUTPUT | SDO | SERIAL DATA OUT | | G(OE) | OUTPUT ENABLE | V <sub>CC</sub> | POWER (+5V) | | GND | GROUND | | | #### ispGAL™16Z8 EMULATING PAL DEVICES | l <sub>0</sub> /CK - 1 24 DCLK - 1 24 II - 12 - 13 - IBP GAL* I5 - 16Z8 I7 - 18 - SDI - SDI - 12 13 | - MODE<br>- F <sub>7</sub><br>- F <sub>6</sub><br>- F <sub>5</sub><br>- F <sub>4</sub><br>- F <sub>7</sub><br>- F <sub>7</sub><br>- F <sub>0</sub><br>- SDO | MODE<br> 111<br> F5<br> F4<br> F3<br> F2<br> F1<br> F0<br> 110<br> SDO | MODE<br>113<br>112<br>F3<br>F2<br>F1<br>F0<br>111<br>110<br>SDO | MODE<br>115<br>114<br>113<br>F1<br>F0<br>112<br>111<br>110<br>SDO | MODE<br>F7<br>F6<br>F5<br>F4<br>F3<br>F2<br>F1<br>SDO | MODE<br>B1<br>F5<br>F4<br>F3<br>F2<br>F1<br>F0<br>B0<br>SDO | MODE<br>B3<br>B2<br>F3<br>F2<br>F1<br>F0<br>B1<br>B0<br>SDO | MODE<br>F1<br>B5<br>B4<br>B3<br>B2<br>B1<br>B0<br>F0<br>SDO | |-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------| | GND - 12 13 | -19 | 19 | 19 | lg | G(OE) | G(OE) | G(OE) | 19 | | | 10L8<br>10H8<br>10P8 | 12L6<br>12H6<br>12P6 | 14L4<br>14H4<br>14P4 | 16L2<br>16H2<br>16P2 | 16R8<br>16RP8 | 16R6<br>16RP6 | 16R4<br>16RP4 | 16L8<br>16H8<br>16P8 | | | isp GAL™16Z8 | | | | | | | | #### ispGAL16Z8 SPECIFICATIONS # ispGAL16Z8 LOGIC DIAGRAM # LATTICE # GAL39V18 SPECIFICATIONS #### **Advance Information** #### **FEATURES** - ELECTRICALLY ERASABLE CELL TECHNOLOGY - Instantly Reconfigurable Logic - Instantly Reprogrammable Cells - Guaranteed 100% Yields - HIGH PERFORMANCE E<sup>2</sup>CMOS TECHNOLOGY - High Speed: 30ns Max. Propagation Delay 20ns Max. Setup Time - UNPRECEDENTED FUNCTIONAL DENSITY - 10 Output Logic Macro Cells - 8 State Logic Macro Cells - 20 Input Logic Macro Cells - . HIGH-LEVEL DESIGN FLEXIBILITY - 39 Array Inputs, 10 Outputs - Separate State Register and Input Clock Pins - Supersets Existing 24 pin PAL® and IFL devices - FPLA Architecture - SPACE-SAVING 24-PIN, 300-MIL DIP - HIGH-SPEED PROGRAMMING ALGORITHM - 20-YEAR DATA RETENTION # **FUNCTIONAL BLOCK DIAGRAM** #### **DESCRIPTION** Using a high performance E<sup>2</sup>CMOS technology, Lattice Semiconductor has produced a next-generation programmable logic device, the GAL39V18. Using an FPLA architecture known for its superior flexibility in state-machine design, the GAL39V18 offers the highest degree of functional integration and flexibility currently available in a 24-pin, 300-mil package. The GAL39V18 has 10 programmable Output Logic Macro Cells (OLMCs) and 8 Programmable "Buried" State Logic Macro Cells (SLMCs). In addition, there are 20 Input Logic Macro Cells (ILMCs). Two Clock inputs are provided for independent control of the Input and State Macro Cells. Advanced features that simplify programming and reduce test time, coupled with E²CMOS reprogrammable cells, enable complete AC, DC, programmability, and functionality test of each GAL39V18 during manufacture. This allows Lattice to guarantee 100% field programmability and functionality to data-sheet specifications. Programming is accomplished using standard hardware and software tools. Lattice guarantees a minimum of 100 erase/write cycles, and data retention to exceed 20 years. An Electronic Signature word has been provided for user-defined data. In addition, a security cell is available to protect proprietary designs. Copyright May 1986 #### **PIN NAMES** | 10-110 | INPUT | B <sub>0</sub> -B <sub>9</sub> | BIDIRECTIONAL | |--------|--------------|--------------------------------|---------------| | | | | POWER (+5) | | OCLK | OUTPUT CLOCK | GND | GROUND | #### **PIN CONFIGURATION** ## INPUT LOGIC MACRO CELL (ILMC) AND I/O LOGIC MACRO CELL (IOLMC) The following discussion pertains to the input macro cells. It should be noted that the actual configuration is accomplished by development software and is completely transparent to the user. The bank of Input Logic Macro Cells on dedicated input pins 2-11 gives the user the option of conventional combinational inputs, or the ability to synchronize his inputs through the use of gated latches or D-registers, controlled by pin 1 (ICLK). The separately programmable bank of I/O Logic Macro Cells residing on I/O pins 14-23 has the same flexibility as the ILMCs. The IOLMCs allow the I/O pins to be utilized as a combinational, transparent gated latch, or registered input to the AND array. The GAL39V18, with up to 20 registered inputs, facilitates pipeline interface design by allowing on-board integration of pipeline registers. # OUTPUT LOGIC MACRO CELL (OLMC) / STATE LOGIC MACRO CELL (SLMC) The following discussion pertains to the output macro cells. It should be noted that the actual configuration is accomplished by development software and is completely transparent to the user. The key to the power of the GAL39V18 is the availability of 18 programmable macro cells for building large state machines. The 8 "buried" SLMCs provide dedicated state feedback to the AND array, while the 10 OLMCs serve both as dedicated-state feedback and device outputs with individual outputenable control, which enables the register to be used in a "buried" manner, while still allowing the I/O pin to be used as a separate input. The OLMCs are built of two 64-input sum terms (D and E) controlling a programmable block that can be configured in one of three basic modes: Combinational, D Register with Clock Enable, and D Register with Programmable Clock. In the first mode, the Combinational mode, the E sum-term is not used and the D sum-term data asynchronously routes to the AND feedback and to the device outputs under Output Enable control. In the second mode, the D and E register mode, the D register is clocked by pin 13 (OCLK), which is enabled on an output-by-output basis by the E sum term. This allows the ability to "hold state." In the third mode, the D register is clocked by the E sum term. This programmable clock feature allows another way to "hold state," and the ability to use multiple user-defined clocks. Both the D and E sum terms have programmable polarity to eliminate off-board inverters, allow choice of programmable clock polarity, and to allow maximum logic-design flexibility through DeMorgan's theorem. The SLMC's are identical to the OLMCs with one exception. There is no need for a D sum-term polarity control, since the AND array feedback provides True/Complement flexibility. A special State Register Preload Mode allows control of all state feedback to the array for optimum testability. # **GAL39V18 SPECIFICATIONS** GAL® 39V18 LOGIC DIAGRAM ICLK OCLK OCLK | NOTES | | |-------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # LATTICE # HI-REL(X) GAL16V8 SPECIFICATIONS #### **Preliminary** #### **FEATURES** - SPECIFICATIONS GUARANTEED OVER FULL MILITARY TEMPERATURE RANGE (-55°C TO +125°C) - ELECTRICALLY ERASABLE CELL TECHNOLOGY - Reconfigurable Logic - Reprogrammable Cells - Guaranteed 100% Yields - HIGH PERFORMANCE E<sup>2</sup>CMOS TECHNOLOGY - Low Power: 50 mA Max Active 40 mA Max Standby - High Speed: 20 ns Access Max 30 ns Access Max - 160-HR BURN IN - HI-REL ASSEMBLY FLOW - HIGH-SPEED PROGRAMMING ALGORITHM - SECURITY CELL PREVENTS COPYING LOGIC - DATA RETENTION EXCEEDS 20 YEARS #### **DESCRIPTION** Lattice Semiconductor HI-REL(X) GAL16V8 combines a high-performance CMOS process with electrically erasable floating-gate technology. This programmable memory technology applied to array logic provides designers with reconfigurable logic and bipolar performance at significantly reduced power levels. The 20-pin HI-REL(X) GAL16V8 features 8 programmable Output Logic Macrocells (OLMCs) allowing each output to be configured by the user. Additionally, the GAL16V8 is capable of emulating, in a functional/fuse map/parametric compatible device, all common 20-pin PAL device architectures. The HI-REL(X) GAL16V8 is fully screened to a demanding assembly, burn-in and test flow as shown in Table 1. Access times as fast as 20ns are available — guaranteed over the full military temperature range of -55°C to +125°C. Unique test circuitry and reprogrammable cells allow complete AC, DC, cell and functionality testing during manufacture. Therefore, Lattice guarantees 100% field programmability and functionality of the GAL devices. In addition, electronic signature is available to provide positive device ID. A security circuit is built-in, providing proprietary designs with copy protection. The HI-REL(X) GAL16V8 is available in 20-pin CERDIP and side-brazed DIP packages or a space saving 20-lead square ceramic leadless chip carrier (LCC). # FUNCTIONAL BLOCK DIAGRAM #### **PIN NAMES** | l <sub>0</sub> -l <sub>15</sub> | INPUT | ŌĒ | OUTPUT ENABLE | |---------------------------------|---------------|-----------------|---------------| | СК | CLOCK INPUT | V <sub>CC</sub> | POWER (+5V) | | B <sub>0</sub> -B <sub>5</sub> | BIDIRECTIONAL | GND | GROUND | | F <sub>0</sub> -F <sub>7</sub> | OUTPUT | | | #### **GAL16V8 EMULATING PAL DEVICES** | I <sub>0</sub> /CK - | - VCC<br>- F <sub>7</sub><br>- F <sub>6</sub><br>- F <sub>5</sub><br>- F <sub>4</sub><br>- F <sub>2</sub><br>- F <sub>1</sub><br>- F <sub>0</sub> | l11<br>F5<br>F4<br>F3<br>F2<br>F1<br>F0<br>l10 | l13<br>l12<br>F3<br>F2<br>F1<br>F0<br>l11<br>l10 | 115<br> 114<br> 113<br> F1<br> F0<br> 112<br> 111<br> 110 | F7<br>F6<br>F5<br>F4<br>F3<br>F2<br>F1<br>F0 | B <sub>1</sub><br>F <sub>5</sub><br>F <sub>4</sub><br>F <sub>3</sub><br>F <sub>2</sub><br>F <sub>1</sub><br>F <sub>0</sub><br>B <sub>0</sub><br>OE | B <sub>3</sub><br>B <sub>2</sub><br>F <sub>3</sub><br>F <sub>2</sub><br>F <sub>1</sub><br>F <sub>0</sub><br>B <sub>1</sub><br>B <sub>0</sub><br>OE | F1<br>B5<br>B4<br>B3<br>B2<br>B1<br>B0<br>F0 | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | | 10L8<br>10H8<br>10P8 | 12L6<br>12H6<br>12P6 | 14L4<br>14H4<br>14P4 | 16L2<br>16H2<br>16P2<br>GA | 16R8<br>16RP8<br>L™ 16V8 | 16R6<br>16RP6 | 16R4<br>16RP4 | 16L8<br>16H8<br>16P8 | #### **ABSOLUTE MAXIMUM RATINGS**(1) Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications). # **PIN CONFIGURATION** | OIP | OCC # **OPERATING RANGE** | The state of s | | | MILITAR | <b>3Y</b> | parental and the second | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------|-----------|-------------------------| | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.0 | 5.5 | V | | T <sub>A</sub> | Ambient Temperature | - 55 | | | °C | | T <sub>C</sub> | Case Temperature | | | 125 | °C | #### **SWITCHING TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |--------------------------------|---------------| | Input Rise and Fall Times | 5ns 10% - 90% | | Input Timing Reference Levels | 1.5V | | Output Timing Reference Levels | 1.5V | | Output Load | See Figure | 3-state levels are measured 0.5V from steady-state active level. \*C<sub>L</sub> INCLUDES JIG AND PROBE TOTAL CAPACITANCE # CAPACITANCE (T<sub>A</sub> = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS | |----------------|-----------------------|---------|-------|-------------------------------| | Cı | Input Capacitance | 12 | pF | $V_{CC} = 5.0V, V_{i} = 2.0V$ | | C <sub>F</sub> | Output Capacitance | 15 | pF | $V_{CC} = 5.0V, V_F = 2.0V$ | | C <sub>B</sub> | Bidirectional Pin Cap | 15 | pF | $V_{CC} = 5.0V, V_B = 2.0V$ | # HI-REL(X) GAL16V8 SPECIFICATIONS **GAL16V8 LOGIC DIAGRAM** СК OLMC (19) OLMC (18) OLMC (17)OLMC (16)OLMC (15)OLMC (14)13 OLMC (13)OLMC (12) OE # **ELECTRICAL CHARACTERISTICS OVER OPERATING CONDITIONS** #### **PRELIMINARY** # **QUARTER-POWER MILITARY GAL16V8** | SYMBOL | PARAMET | ER | TEST CONDITIONS | MIN. | MAX. | UNITS | |--------------------------------------|-----------------------------------|---------------------------------------|-----------------------------------------------|------|--------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | _ | <u>±</u> 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional Pin Leakage Current | | GND≤V <sub>IN</sub> <v<sub>CC MAX</v<sub> | _ | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | _ | ± 10 | μΑ | | Icc | Operating Power Suppl | y Current | F = 15 MHz<br>$V_{CC} = V_{CC} \text{ MAX}$ | _ | 50 | mA | | los1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | - 30 | - 130 | mA | | I <sub>SB</sub> | Standby Power Supply | Current | V <sub>CC</sub> = V <sub>CC</sub> MAX | _ | 40 | mA | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OL</sub> = 12mA | _ | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OH</sub> = -2.0mA | 2.4 | | ٧ | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>IL</sub> | Input Low Voltage | | | _ | 0.8 | V | #### **HALF-POWER MILITARY GAL16V8** | SYMBOL | PARAMET | ER- | TEST CONDITIONS | MIN. | MAX. | UNITS | |--------------------------------------|------------------------------------------|---------------------------------------|----------------------------------------------------|------|--------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | ± 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional Pin Leakage Current | | GND≤V <sub>IN</sub> <v<sub>CC MAX</v<sub> | _ | ± 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | GND≤V <sub>IN</sub> ≤V <sub>CC</sub> MAX | _ | <u>±</u> 10 | μΑ | | Icc | Operating Power Suppl | y Current | $F = 15 \text{ MHz}$ $V_{CC} = V_{CC} \text{ MAX}$ | _ | 90 | mA | | l <sub>os</sub> 1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | - 30 | - 130 | mA | | I <sub>SB</sub> | Standby Power Supply | Current | V <sub>CC</sub> = V <sub>CC</sub> MAX | | 70 | mA | | V <sub>OL</sub> | Output Low Voltage $V_{CC} = V_{CC}$ MIN | | I <sub>OL</sub> = 12mA | _ | 0.5 | ٧ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OH</sub> = - 2.0mA | 2.4 | _ | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | V <sub>CC</sub> +1 | V | | VIL | Input Low Voltage | | | _ | 0.8 | V | <sup>1</sup> One output at a time for a maximum duration of one second. # SWITCHING CHARACTERISTICS OVER OPERATING CONDITIONS | lang reter | | | MILITARY | | | | | Svarovie (2) | | | | |----------------------------------------|-------------------------------------------------------|-------------------|----------|--------------|----------|--------------|----------|--------------|----------|---------------------------------------------------|---------------------| | SYMBOL | PARAMETER | TER | GAL1 | 6V8-20 | GAL1 | 6V8-30 | GAL1 | 6V8-40 | UNITS | TEST CONDITIONS1 | | | J204 (1945) | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | <b>R</b> (Ω) | C <sub>L</sub> (pF) | | T <sub>DVQV1</sub> | Delay from Inp | | _ | 20 | _ | 30 | _ | 40 | ns | 200 | 50 | | T <sub>DVQV2</sub> | Product Term<br>Access Time to<br>Active Output | | _ | 20 | _ | 30 | _ | 40 | ns | Active High R = ∞<br>Active Low = 200 | 50 | | T <sub>DVQZ</sub> <sup>2</sup> | Product Term to Outputs Off | | _ | 20 | _ | 30 | _ | 40 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GHQZ</sub> <sup>2</sup> | G (OE) Output<br>High to Output | | _ | 18 | _ | 25 | _ | 25 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GLQV</sub> | G (OE) Output<br>Access Time | Enable | _ | 18 | _ | 25 | _ | 25 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | T <sub>CHQV</sub> | Clock High to<br>Valid Access 1 | • | _ | 15 | _ | 20 | _ | 25 | ns | 200 | 50 | | T <sub>DVCH</sub> | Input or Feedb<br>Data Setup Tir | | 15 | _ | 25 | _ | 35 | _ | ns | | _ | | T <sub>CHDX</sub> | Input or Feedb<br>Data Hold Tim | | 0 | _ | 0 | _ | 0 | _ | ns | _ | _ | | T <sub>CHCH</sub> | Clock Period<br>(T <sub>DVCH</sub> + T <sub>CHQ</sub> | v) | 30 | _ | 45 | _ | 60 | _ | ns | | | | T <sub>CHCL</sub><br>T <sub>CLCH</sub> | Clock Width H | igh | 12<br>12 | _ | 15<br>15 | _<br> - | 20<br>20 | _ | ns<br>ns | _ | _ | | f <sub>MAX</sub> | | SYNCH.<br>ASYNCH. | _ | 33.3<br>50.0 | _ | 22.2<br>33.3 | _ | 16.6<br>25.0 | MHz | 200 | 50 | <sup>&</sup>lt;sup>1</sup> Refer also to Switching Test Conditions. <sup>2</sup> 3-State levels are measured from steady-state active levels. # **SWITCHING WAVEFORMS** ## **OUTPUT LOGIC MACROCELL (OLMC)** The following discussion pertains to configuring the output logic macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely transparent to the user. The outputs of the AND array are fed into an OLMC, where each output can be individually set to active high or active low, with either combinational (asynchronous) or registered (synchronous) configurations. A common output enable can be connected to all outputs, or separate inputs or product terms can be used to provide individual output enable controls. The output logic macrocell provides the designer with maximal output flexibility in matching signal requirements, thus providing more functions than possible with existing 20-pin PAL devices. The various configurations of the output logic macrocell are controlled by programming certain cells (SYN, ACO, AC1(n), and the XOR(n) polarity bits) within the 82-bit architecture control word. The SYN bit determines whether or not a device will have registered output capability or will have purely combinational outputs. It also replaces the AC0 bit in the two outermost macrocells, OLMC (12) and OLMC (19). When first setting up the device architecture, this is the first bit to choose. Architecture control bit AC0 and the eight AC1(n) bits direct the outputs to be wired always on, always off (as an input), have a common $\overline{OE}$ term (pin 11), or to be three-state controlled separately from a product term. The architecture control bits also determine the source of the array feedback term through the FMUX, and select either combinational or registered outputs. The five valid macrocell configurations are shown in each of the macrocell equivalent diagrams. In all cases, the eight XOR(n) bits individually determine each output's polarity. The truth table associated with each diagram shows the bit values of the SYN, ACO, and AC1(n) that set the macrocell to the configuration shown. \* NOTE — SYN replaces AC0 and SYN replaces AC1(m) as an input to the FMUX in OLMC (12) and OLMC (19) to maintain full JEDEC fuse map compatibility with PAL type device architectures. | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------------| | 1 | 0 | 1 | INPUT MODE | | | | | (i.e. 12L6, 14P4) | **Dedicated Input Mode** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------| | 1 | 0 | 0 | ALL OUTPUTS | | , | " | " | COMBINATION | IN THIS ARCHITECTURE MODE, PINS 1 AND 11 ARE DATA INPUTS. ALL OUTPUTS ARE COMBINATIONAL AND ALWAYS ACTIVE. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | **Dedicated Combinational Output** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------------| | 1 | 1 | 1 | ALL OUTPUTS | | | | | COMBINATIONAL | | | | | (i.e. 16L8, 16H8) | IN THIS ARCHITECTURE MODE, PINS 1 AND 11 ARE DATA INPUTS. ALL OUTPUTS ARE COMBINATIONAL. | ĺ | XOR(n) | OUTPUT POLARITY | |---|--------|-----------------| | 1 | 0 | ACTIVE LOW | | | 1 | ACTIVE HIGH | #### **Combinational Output** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|------------------| | 0 | 1 | 1 | COMBINATIONAL | | | | | OUTPUT IN A | | | | İ | REGISTERED DEVIC | IN THIS ARCHITECTURE MODE, PIN 1 = CK, PIN 11 = OE. THIS MACROCELL IS COMBINATIONAL, BUT AT LEAST ONE OF THE OTHERS IS REGISTERED OUTPUT. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | #### **Combinational Output in a Registered Device** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------| | 0 | 1 | 0 | OUTPUT | | | ł | 1 1 | REGISTERED | | | | | (i.e. 16R8) | IN THIS ARCHITECTURE MODE, PIN 1 = CK, PIN 11 = OE. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | | | **Registered Active High or Low Output** #### **ROW ADDRESS MAP DESCRIPTION** Figure 1 shows a block diagram of the row address map. There are a total of 36 unique row addresses available to the user when programming the GAL16V8 devices. Row addresses 0–31 each contain 64 bits of input term data. This is the user array where the custom logic pattern is programmed. Row 32 is the electronic signature word. It has 64 bits available for any user-defined purpose. Row 33–59 are reserved by the manufacturer and are not available to users. Row 60 contains the architecture and output polarity information. The 82 bits within this word are programmed to configure the device for a specific application. Row 61 contains a one bit security cell that when programmed prevents further programming verification of the array. Row 63 is the row that is addressed to perform a bulk erase of the device, resetting it back to a virgin state. Each of these functions is described in the following sections. Figure 1. GAL16V8 Row Address Map Block Diagram #### **ELECTRONIC SIGNATURE WORD** An electronic signature word is provided with every GAL16V8 device. It resides at Row address 32 and contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include user ID codes, revision numbers, or inventory control. This signature data is always available to the user independent of the state of the security cell. #### ARCHITECTURE CONTROL WORD All of the various configurations of the GAL16V8 devices are controlled by programming cells within the 82-bit architecture control word that resides at row 60. The location of specific bits within the architecture control word is shown in the control word diagram in Figure 2. The function of the SYN, ACO and AC1(n) bits have been explained in the output logic macrocell description. The eight polarity bits determine each output's polarity individually by selectively correct logic. The numbers below the XOR(n) and AC1(n) bits in the architecture control word diagram shows the output device pin number that the polarity bits control. #### **SECURITY CELL** Row address 61 contains the security cell (one bit). The security cell is provided on all GAL 16V8 devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, the circuitry enabling array access is disabled, preventing further programming or verification of the array (rows 0–31). The cell can be erased only in conjunction with the array during a bulk erase cycle, so the original configuration can never be examined once this cell is programmed. Signature data is **always** available to the user. #### **BULK ERASE MODE** By addressing row 63 during a programming cycle, a clear function performs a bulk erase of the array and the architecture word. In addition, the electronic signature word and the security cell are erased. This mode resets a previously configured device back to its virgin state. #### **OUTPUT REGISTER PRELOAD** When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because in system operation, certain events occur that may throw the logic into an illegal state (powerup, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (ie. illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions. The GAL16V8 device includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. Figure 3 shows the pin functions necessary to preload the registers. The register preload timing and pin voltage levels necessary to perform the function are shown below. This test mode is entered by raising PRLD to V<sub>IES</sub>, which enables the serial data in (S<sub>DIN</sub>) buffer and the serial data out (S<sub>DOUT</sub>) buffer. Data is then serially shifted into the registers on each rising edge of the clock, DCLK. Only the macrocells with registered output configurations are loaded. If only 3 outputs have registers, then only 3 bits need be shifted in. The registers are loaded from the bottom up, as shown in Figure 3. #### LATCH-UP PROTECTION GAL devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch. Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR induced latching. NOTE — The S<sub>DOUT</sub> output buffer is an open drain output during preload. This pin should be terminated to V<sub>CC</sub> with a 10K resistor. #### **POWER-UP RESET** Circuitry within the GAL16V8 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time (t<sub>RESET</sub>). As a result, the state on the registered output pins (if they are enabled through $\overline{OE}$ ) will always be high on power-up, regardless of the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. The timing diagram for power-up is shown above. Because of asynchronous nature of system power-up, some conditions must be met to guarantee a valid power-up reset of the GAL16V8. First, the $V_{CC}$ rise must be monotonic. Second, the clock input must become a proper TTL level within the specified time ( $t_{PR}$ ). The registers will reset within a maximum of $t_{RESET}$ time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. #### FIELD SUPPORT TOOLS #### PROGRAMMER/DEVELOPMENT SYSTEMS | VENDOR | SYSTEM | REVISION | |----------------------|-------------------------|----------| | DATA I/O | Model 29B<br>Logic Pak | V04 | | | P/T Adapter<br>303A-009 | V03 | | | Model 60 | ** | | STAG | PPZ/ZM2200 | 20/11 | | | ZL30 & ZL32 | V30.41 | | | ZL30A | V30A.03 | | VARIX | Omni-Programmer | ** | | INLAB | Model 28 | ** | | VALLEY DATA SCIENCES | Model 160 | ** | <sup>\*\*</sup> This version being qualified. #### SOFTWARE DEVELOPMENT TOOLST | PACKAGE | VENDOR | REVISION | |-----------|---------------------|----------| | CUPL | Assisted Technology | 2.1 | | ABEL | Data I/O | 1.13 | | PLDtest | Data I/O | † | | DASH-ABEL | Data I/O | 1.0 | | PALASM | Monolithic Memories | † | <sup>†</sup> When emulating PAL devices any revision of the software can be used to create the PAL JEDEC file. The programming hardware will automatically configure the GAL architecture. Although it is possible to program GAL devices manually, LATTICE strongly recommends the use of approved programming hardware and software. Programming on unapproved equipment will generally void all guarantees. Approved equipment includes LATTICE programming algorithms that program the array, automatically configure the architecture control word, and track the number of program cycles each device has experienced (this information is stored within each GAL device). This in turn assures data retention and reliability. Contact the factory for specific conditions which must be met to gain programming equipment approval or for the current list of approved GAL programming equipment. All LATTICE Semiconductor products begin with exacting design criteria established for the devices' ultimate use in high-reliability programs. All products are manufactured, inspected, and tested in compliance with LATTICE's Quality Assurance program, which meets or exceeds all requirements as outlined in MIL-M 38510F Appendix A, as well as all inspection system requirements in MIL-I-45208A. LATTICE enforces all such requirements on any and all subcontractors involved in the manufacture of its product. LATTICE is solely responsible for securing and proving the documentation and control of its Quality Assurance program. All HI-REL(X) grade products undergo demanding screening procedures according to the Methods and Requirements described below, which can be found in MIL-STD-883C, Method 5004. A high-reliability assembly flow is employed with 100% internal-visual, stabilization-bake temperature-cycling, and constant acceleration screens. The HI-REL(X) grade processing also includes as standard 100% 160-hour burn-in at an ambient temperature of + 125°C per Method 1015, followed by 100% temperature testing of all DC and AC parameters over the full -55°C to + 125°C temperature range. For special customer specifications or quality requirements — such as SEM analysis, X-ray, or other screening flows to meet specific needs — please contact your local sales office or LATTICE Semiconductor directly at 1-800-FASTGAL. #### **SCREENING FLOW** Table 1. | Screen | Method | Requirement | | |------------------------------------------------------------------------------|--------------------------------------------------------|-------------|--| | Wafer Lot Acceptance | Wafer Lot Acceptance Per LATTICE Specification | | | | Internal Visual | nternal Visual 2010 Cond. B | | | | Stabilization Bake | 1008 24 HR Cond. C | 100% | | | Temp Cycling | 1010 Cond. C | 100% | | | Constant Acceleration | 2001 Cond. E | 100% | | | Visual Inspection | 5004 | 100% | | | Hermeticity | 1014 | 100% | | | Fine | Cond. A1 | | | | Gross | Cond. C | | | | Pre-Burn-In Electrical Applicable Device Specification $T_A = 25$ °C | | 100% | | | Burn-In | 1015, 160 HRS, 125°C | 100% | | | Post Burn-In Electrical | Applicable Device Specification T <sub>A</sub> = 25 °C | 100% | | | Percent Defective Allowable | 5004 | 5% | | | Final Electrical Test Applicable Device Specification T <sub>A</sub> = 125°C | | 100% | | | Final Electrical Test | Applicable Device Specification T <sub>A</sub> = -55°C | 100% | | | OCI Sample Selection | MIL-M-38510F Section 4.5 | Sample | | | External Visual | 2009 | 100% | | # PACKAGE INFORMATION # **ORDERING INFORMATION** The specifications and information contained herein are subject to change without notice # SPEED/POWER CROSS-REFERENCE GUIDE | SPEED | POWER | GAL<br>DEVICE | BIPOLAR<br>PAL DEVICE | |----------------------------|-----------------------|--------------------------|-----------------------| | 15ns | 45mA | – 15Q | <u>—</u> | | 15ns | 90mA | – 15L | — | | 15ns | 180mA | use – 15L | В | | * 20ns | 50mA | - 20Q | B MIL | | * 20ns | 90mA | - 20L | | | * 20ns | 210mA | use - 20L | | | 25ns | 45mA | – 25Q | | | 25ns | 90mA | – 25L | В-2 | | 25ns | 180mA | use – 25L | А | | * 30ns<br>* 30ns<br>* 30ns | 50mA<br>90mA<br>210mA | -30Q<br>-30L<br>use -30L | B-2 MIL<br>A MIL | | 35ns | 45mA | - 35Q | B-4 | | 35ns | 90mA | - 35L | A-2 | | 35ns | 180mA | use - 35L | STD | | * 40ns | 50mA | - 40Q | B-4 MIL | | * 40ns | 90mA | - 40L | A-2 MIL | | * 40ns | 210mA | use - 40L | STD MIL | <sup>\*</sup> MILITARY TEMPERATURE RANGE # LATTICE #### **PRELIMINARY** #### **FEATURES** - SPECIFICATIONS GUARANTEED OVER FULL MILITARY TEMPERATURE RANGE ( – 55°C TO + 125°C) - ELECTRICALLY ERASABLE CELL TECHNOLOGY - Reconfigurable Logic - Reprogrammable Cells - Guaranteed 100% Yields - HIGH PERFORMANCE E<sup>2</sup>CMOS TECHNOLOGY - Low Power: 50 mA Max Active - 40 mA Max Standby - High Speed: 20 ns Access Max 30 ns Access Max - 160-HR BURN IN - . HI-REL ASSEMBLY FLOW - HIGH-SPEED PROGRAMMING ALGORITHM - SECURITY CELL PREVENTS COPYING LOGIC - DATA RETENTION EXCEEDS 20 YEARS #### **DESCRIPTION** Lattice Semiconductor HI-REL(X) GAL20V8 combines a high-performance CMOS process with electrically erasable floating gate technology. This programmable memory technology applied to array logic provides designers with reconfigurable logic and bipolar performance at significantly reduced power levels. The 24-pin HI-REL(X) GAL20V8 features 8 programmable Output Logic Macrocells (OLMC) allowing each output to be configured by the user. Additionally, the GAL20V8 is capable of emulating, in a functional/fuse map compatible device, all common 24-pin PAL device architectures. The HI-REL(X) GAL20V8 is fully screened to a demanding assembly, burn-in, and test flow, as shown in Table 1. Access times as fast as 20ns are available — guaranteed over the full military temperature range of –55°C to +125°C. Unique test circuitry and reprogrammable cells allow complete AC, DC, and functionality testing during manufacture. Therefore, Lattice guarantees 100% field programmability and functionality of the GAL devices. In addition, electronic signature is available to provide positive device ID. A security circuit is built-in, providing proprietary designs with copy protection. The HI-REL(X) GAL20V8 is available in 24-pin CERDIP and side-brazed DIP packages or a space saving 28-lead square ceramic leadless chip carrier (LCC). # **FUNCTIONAL BLOCK DIAGRAM** #### **PIN NAMES** | I <sub>0</sub> -I <sub>19</sub> | INPUT | ŌĒ | OUTPUT ENABLE | |---------------------------------|---------------|-----------------|---------------| | СК | CLOCK INPUT | V <sub>cc</sub> | POWER (+5V) | | B <sub>0</sub> -B <sub>5</sub> | BIDIRECTIONAL | GND | GROUND | | F <sub>0</sub> -F <sub>7</sub> | OUTPUT | | | #### **GAL20V8 EMULATING PAL DEVICES** # **ABSOLUTE MAXIMUM RATINGS 1** | Supply voltage V <sub>CC</sub> | $5$ to $+7V$ | |----------------------------------|---------------------------| | Input voltage applied | $-2.5$ to $V_{CC}$ + 1.0V | | Off-state output voltage applied | $-2.5$ to $V_{CC}$ + 1.0V | | Storage temperature | – 65 to 150°C | 1. Stresses greater than those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions greater than those indicated in the operational sections of this specification is not implied (while programming, following the programming specifications.) # PIN CONFIGURATION # **OPERATING RANGE** | SYMBOL | And the second s | MILITARY | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | | PARAMETER | MIN. | TYP. | MAX. | UNIT | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.0 | 5.5 | V | | T <sub>A</sub> | Ambient Temperature | - 55 | | | °C | | T <sub>C</sub> | Case Temperature | | | 125 | °C | # **SWITCHING TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | | | |--------------------------------|---------------|--|--| | Input Rise and Fall Times | 5ns 10% - 90% | | | | Input Timing Reference Levels | 1.5V | | | | Output Timing Reference Levels | 1.5V | | | | Output Load | See Figure | | | 3-state levels are measured 0.5V from steady-state active level. \*CL INCLUDES JIG AND PROBE TOTAL CAPACITANCE # **CAPACITANCE** (T<sub>A</sub> = 25°C, f = 1.0 MHz) 2-54 | SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS | |----------------|-----------------------|---------|-------|-----------------------------| | Cı | Input Capacitance | 12 | pF | $V_{CC} = 5.0V, V_1 = 2.0V$ | | C <sub>F</sub> | Output Capacitance | 15 | pF | $V_{CC} = 5.0V, V_F = 2.0V$ | | C <sub>B</sub> | Bidirectional Pin Cap | 15 | ρF | $V_{CC} = 5.0V, V_B = 2.0V$ | # **GAL 20V8 LOGIC DIAGRAM** # **ELECTRICAL CHARACTERISTICS OVER OPERATING CONDITIONS** # **PRELIMINARY** # **QUARTER-POWER MILITARY GAL20V8** | SYMBOL | PARAMET | ER | TEST CONDITIONS | MIN. | MAX. | UNITS | |--------------------------------------|-----------------------------------|---------------------------------------|----------------------------------------------------|------|--------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | _ | ± 10 | μΑ | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional Pin Leakage Current | | GND ≤ V <sub>IN</sub> < V <sub>CC</sub> MAX | _ | <u>±</u> 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | GND≤V <sub>IN</sub> ≤V <sub>CC</sub> MAX | _ | ± 10 | μΑ | | lcc | Operating Power Suppl | y Current | $F = 15 \text{ MHz}$ $V_{CC} = V_{CC} \text{ MAX}$ | _ | 50 | mA | | los1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | - 30 | - 130 | mA | | I <sub>SB</sub> | Standby Power Supply Current | | $V_{CC} = V_{CC} MAX$ | T - | 40 | mA | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OL</sub> = 12mA | _ | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OH</sub> = -2.0mA | 2.4 | _ | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>IL</sub> | Input Low Voltage | | | _ | 0.8 | V | # **HALF-POWER MILITARY GAL20V8** | SYMBOL | PARAMET | ER | TEST CONDITIONS | MIN. | MAX. | UNITS | |--------------------------------------|-----------------------------------|---------------------------------------|----------------------------------------------------|------|--------------------|-------| | I <sub>IH</sub> , I <sub>IL</sub> | Input Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | <u>±</u> 10 | μA | | I <sub>BZH</sub><br>I <sub>BZL</sub> | Bidirectional Pin Leakage Current | | $GND \le V_{IN} < V_{CC} MAX$ | _ | <u>±</u> 10 | μΑ | | I <sub>FZL</sub><br>I <sub>FZH</sub> | Output Pin<br>Leakage Current | | $GND \le V_{IN} \le V_{CC} MAX$ | | <u>±</u> 10 | μΑ | | I <sub>CC</sub> | Operating Power Suppl | y Current | $F = 15 \text{ MHz}$ $V_{CC} = V_{CC} \text{ MAX}$ | _ | 90 | mA | | l <sub>os</sub> 1 | Output Short Circuit | | V <sub>CC</sub> = 5.0V V <sub>OUT</sub> = GND | - 30 | - 130 | mA | | I <sub>SB</sub> | Standby Power Supply | Current | $V_{CC} = V_{CC} MAX$ | _ | 70 | mA | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OL</sub> = 12mA | _ | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = V <sub>CC</sub> MIN | I <sub>OH</sub> = -2.0mA | 2.4 | _ | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>IL</sub> | Input Low Voltage | | | T - | 0.8 | V | <sup>1</sup> One output at a time for a maximum duration of one second. # SWITCHING CHARACTERISTICS OVER OPERATING CONDITIONS | | | | MILITARY | | | | | 496 | | | |----------------------------------------|----------------------------------------------------------|------------|--------------|------------|--------------|----------|--------------|-----------------------------------------|---------------------------------------------------|---------------------| | SYMBOL | PARAMETER | GAL20V8-20 | | GAL20V8-30 | | GAL20V8- | 0V8-40 | UNITS | TEST CONDITIO | VS1 | | MATERIAL TO THE SPICE AND | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | 9 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - | R(Ω) | C <sub>L</sub> (pF) | | T <sub>DVQV1</sub> | Delay from Input<br>to Active Output | _ | 20 | _ | 30 | _ | 40 | ns | 200 | 50 | | T <sub>DVQV2</sub> | Product Term Enable<br>Access Time to<br>Active Output | _ | 20 | _ | 30 | | 40 | ns | Active High R = ∞<br>Active Low = 200 | 50 | | T <sub>DVQZ</sub> <sup>2</sup> | Product Term Disable to Outputs Off | _ | 20 | _ | 30 | _ | 40 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GHQZ</sub> 2 | G (OE) Output Enable<br>High to Outputs Off | _ | 18 | _ | 25 | _ | 25 | ns | From $V_{OH} R = \infty$<br>From $V_{OL} R = 200$ | 5 | | T <sub>GLQV</sub> | G (OE) Output Enable<br>Access Time | - | 18 | _ | 25 | _ | 25 | ns | Active High R = ∞<br>Active Low R = 200 | 50 | | T <sub>CHQV</sub> | Clock High to Output<br>Valid Access Time | _ | 15 | _ | 20 | _ | 25 | ns | 200 | 50 | | T <sub>DVCH</sub> | Input or Feedback<br>Data Setup Time | 15 | _ | 25 | _ | 35 | _ | ns | _ | _ | | T <sub>CHDX</sub> | Input or Feedback<br>Data Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | _ | _ | | T <sub>CHCH</sub> | Clock Period<br>(T <sub>DVCH</sub> + T <sub>CHQV</sub> ) | 30 | _ | 45 | _ | 60 | _ | ns | | | | T <sub>CHCL</sub><br>T <sub>CLCH</sub> | Clock Width High<br>Clock Width Low | 12<br>12 | - | 15<br>15 | _ | 20<br>20 | _ | ns<br>ns | _ | _ | | f <sub>MAX</sub> | Maximum SYNCH.<br>Frequency ASYNCH | . – | 33.3<br>50.0 | _ | 22.2<br>33.3 | _ | 16.6<br>25.0 | MHz | 200 | 50 | Refer also to Switching Test Conditions. 23-State levels are measured 0.5V from steady-state active level. # SWITCHING WAVEFORMS #### **OUTPUT LOGIC MACROCELL** The following discussion pertains to configuring the Output Logic Macrocell. It should be noted that actual implementation is accomplished by development software/hardware and is completely transparent to the user. The outputs of the AND array are fed into an OLMC, where each output can be individually set to active high, or active low, with either combinational (asynchronous) or registered (synchronous) configurations. A common output enable can be connected to all outputs, or separate inputs or product terms can be used to provide individual output enable controls. The Output Logic Macrocell provides the designer with maximal output flexibility in matching signal requirements, thus providing more functions than possible with existing 24-pin PAL devices. The various configurations of the Output Logic Macrocell are controlled by programming certain cells (SYN, AC0, AC1(n), and the XOR(n) polarity bits) within the 82-bit Architecture Control Word. The SYN bit determines whether a device will have registered output capability or purely combinational outputs. It also replaces the AC0 bit in the two outermost macrocells, OLMC (15) and OLMC (22). When first setting up the device architecture, this is the first bit to choose. Architecture Control bit AC0 and the eight AC1(n) bits direct the outputs to be wired always on, always off (as an input), have a common OE term (pin 13), or to be three-state controlled separately from a product term. The Architecture Control bits also determine the source of the array feedback term through the FMUX, and select either combinational or registered outputs. The five valid macrocell configurations are shown in each of the macrocell equivalent diagrams. In all cases, the eight XOR(n) bits individually determine each output's polarity. The truth table associated with each diagram shows the bit values of the SYN, ACO, and AC1(n) that set the macrocell to the configuration shown. \* NOTE — SYN replaces AC0 and SYN replaces AC1(m) as an input to the FMUX in OLMC(15) and OLMC(22) to maintain full JEDEC fuse map compatibility with PAL type device architectures. | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------------| | 1 | 1 | 1 | ALL OUTPUTS | | | | 1 1 | COMBINATIONAL | | | i | 1 | (i.e. 20L8, 20H8) | IN THIS ARCHITECTURE MODE. PINS 1 AND 13 ARE DATA INPUTS. ALL OUTPUTS ARE COMBINATIONAL. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | | ACTIVE HIGH | #### **Combinational Output** | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------------| | 0 | 1 | 1 | COMBINATIONAL | | | | | OUTPUT IN A | | | | | REGISTERED DEVICE | IN THIS ARCHITECTURE MODE. PIN 1 = CK. PIN 13 = OE. THIS MACROCELL IS COMBINATIONAL. BUT AT LEAST ONE OF THE OTHERS IS A REGISTERED OUTPUT. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | #### Combinational Output in a Registered Device | SYN | AC0 | AC1(n) | FUNCTION | |-----|-----|--------|-------------| | 0 | 1 | 0 | OUTPUT | | | | 1 1 | REGISTERED | | | | | (i.e. 20R8) | IN THIS ARCHITECTURE MODE PIN 1 = CK, PIN 13 = OE. | XOR(n) | OUTPUT POLARITY | |--------|-----------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | | | | **Registered Active High or Low Output** #### **ROW ADDRESS MAP DESCRIPTION** Figure 1 shows a block diagram of the row address map. There are a total of 44 unique row addresses available to the user when programming the GAL20V8. Row addresses 0-39 each contain 64 bits of input term data. This is the user array where the custom logic pattern is programmed. Row 40 is the Electronic Signature Word. It has 64 bits available for any user-defined purpose. Row 41-59 are reserved by the manufacturer and are not available to users. Row 60 contains the architecture and output polarity information. The 82 bits within this word are programmed to configure the device for a specific application. Row 61 contains a one bit Security Cell that when programmed prevents further programming verification of the array. Row 63 is the row that is addressed to perform a bulk erase of the device, resetting it to a virgin state. Each of these functions is described in the following sections. **ELECTRONIC SIGNATURE WORD** An Electronic Signature Word is provided with every GAL20V8 device. It resides at row address 40 and contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include ID codes, revision numbers, or inventory control. The ability to mark and identify parts electronically means improved parts handling and lower inventory costs. This signature data is always available to the user independent of the state of the Security Cell. #### ARCHITECTURE CONTROL WORD All of the various configurations of the GAL20V8 are controlled by programming cells within the 82-bit Architecture Control Word that resides at row 60. The location of specific bits within the Architecture Control Word is shown in the control word diagram in Figure 2. The function of the SYN, AC0 and AC1(n) bits have been explained in the Output Logic Macrocell description. The eight polarity bits determine each output's polarity individually. The numbers below the XOR(n) and AC1(n) bits in Figure 2 show the output device pin numbers that the polarity bits control. #### SECURITY CELL Row address 61 contains the Security Cell (one bit). The Security Cell is provided on all GAL20V8 devices as a deterent to unauthorized copying of the array configuration patterns. Once programmed, the circuitry enabling array access is disabled, preventing further programming or verification of the AND array (rows 0-39). The cell can be erased only in conjunction with the array during a bulk erase cycle, so the original configuration can never be examined once this cell is programmed. Signature data is **always** available to the user. #### **BULK ERASE MODE** By addressing row 63 during a programming cycle, a clear function performs a bulk erase of the array and the Architecture Control Word. In addition, the Electronic Signature Word and the Security Cell are erased. This mode resets a previously configured device to its virgin state. #### **OUTPUT REGISTER PRELOAD** When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because in system operation, certain events occur that may throw the logic into an illegal state (powerup, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (ie. illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions. The GAL20V8 includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. Figure 3 shows the pin functions necessary to preload the registers. The register preload timing and pin voltage levels necessary to perform the function are shown below. This test mode is entered by raising PRLD to $V_{IES}$ , which enables the serial data in $(S_{DIN})$ buffer and the serial data out $(S_{DOUT})$ buffer. Data is then serially shifted into the registers on each rising edge of the clock, DCLK. Only the macrocells with registered output configurations are loaded. If only 3 outputs have reg- isters, then only 3 bits, need be shifted in. The registers are loaded from the bottom up, as shown in Figure 3. #### LATCH-UP PROTECTION GAL devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch. Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR-induced latching. \*NOTE — The S<sub>DOUT</sub> output buffer is an open drain output during preload. This pin should be terminated to V<sub>CC</sub> with a 10K resistor. # **POWER-UP RESET** Circuitry within the GAL20V8 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time ( $t_{RESET}$ ). As a result, the state on the registered output pins (if they are enabled through $\overline{OE}$ ) will always be high on power-up, regardless of the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. The timing diagram for power-up is shown above. Because of the asynchronous nature of system power-up, some conditions must be met to guarantee a valid power-up reset of the GAL20V8. First, the $V_{CC}$ rise must be monotonic. Second, the clock input must become a proper TTL level within the specified time ( $t_{PR}$ ). The registers will reset within a maximum of $t_{RESET}$ time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. # **FIELD SUPPORT TOOLS** ### PROGRAMMER/DEVELOPMENT SYSTEMS | VENDOR | SYSTEM | REVISION | |----------------------|-------------------------|----------| | DATA I/O | Model 29B<br>Logic Pak | V04 | | | P/T Adapter<br>303A-009 | V03 | | | Model 60 | ** | | STAG | PPZ/ZM2200 | 11/20 | | | ZL30 & ZL32 | V30.41 | | | ZL30A | V30A.03 | | VARIX | Omni-Programmer | ** | | INLAB | Model 28 | ** | | VALLEY DATA SCIENCES | Model 160 | ** | <sup>\*\*</sup> This version being qualified. ### SOFTWARE DEVELOPMENT TOOLST | PACKAGE | VENDOR | REVISION | |-----------|---------------------|----------| | CUPL | Assisted Technology | 2.1 | | ABEL | Data I/O | 1.13 | | PLDtest | Data I/O | t | | DASH-ABEL | Data I/O | 1.0 | | PALASM | Monolithic Memories | t | <sup>†</sup> When emulating PAL devices any revision of the software can be used to create the PAL JEDEC file. The programming hardware will automatically configure the GAL architecture. Although it is possible to program GAL devices manually, LATTICE strongly recommends the use of approved programming hardware and software. Programming on unapproved equipment will generally void all guarantees. Approved equipment includes LATTICE programming algorithms that program the array, automatically configure the architecture control word, and track the number of program cycles each device has experienced (this information is stored within each GAL device). This in turn assures data retention and reliability. Contact the factory for specific conditions which must be met to gain programming equipment approval or for the current list of approved GAL programming equipment. # HI-REL(X) GAL20V8 SPECIFICATIONS All LATTICE Semiconductor products begin with exacting design criteria established for the devices' ultimate use in high-reliability programs. All products are manufactured, inspected, and tested in compliance with LATTICE's Quality Assurance program, which meets or exceeds all requirements as outlined in MIL-M 38510F Appendix A, as well as all inspection system requirements in MIL-I-45208A. LATTICE enforces all such requirements on any and all subcontractors involved in the manufacture of its product. LATTICE is solely responsible for securing and proving the documentation and control of its Quality Assurance program. All HI-REL(X) grade products undergo demanding screening procedures according to the Methods and Requirements described below, which can be found in MIL-STD-883C, Method 5004. A high-reliability assembly flow is employed with 100% internal-visual, stabilization-bake temperature-cycling, and constant acceleration screens. The HI-REL(X) grade processing also includes as standard 100% 160-hour burn-in at an ambient temperature of +125°C per Method 1015, followed by 100% temperature testing of all DC and AC parameters over the full -55°C to +125°C temperature range. For special customer specifications of quality requirements — such as SEM analysis, X-ray, or other screening flows to meet specific needs — please contact your local sales office or LATTICE Semiconductor directly at 1-800-FASTGAL. ### SCREENING FLOW Table 1. | Screen Method | | Requirement | |-----------------------------|--------------------------------------------------------|--------------| | Wafer Lot Acceptance | Per LATTICE Specification | 3 Wafers/Lot | | Internal Visual | 2010 Cond. B | 100% | | Stabilization Bake | 1008 24 HR Cond. C | 100% | | Temp Cycling | 1010 Cond. C | 100% | | Constant Acceleration | 2001 Cond. E | 100% | | Visual Inspection | 5004 | 100% | | Hermeticity | 1014 | 100% | | Fine | Cond. A1 | | | Gross | Cond. C | | | Pre-Burn-In Electrical | Applicable Device Specification T <sub>A</sub> = 25°C | 100% | | Burn-In | 1015, 160 HRS, 125°C | 100% | | Post Burn-In Electrical | Applicable Device Specification T <sub>A</sub> = 25°C | 100% | | Percent Defective Allowable | 5004 | 5% | | Final Electrical Test | Applicable Device Specification T <sub>A</sub> = 125°C | 100% | | Final Electrical Test | Applicable Device Specification T <sub>A</sub> = -55°C | 100% | | OCI Sample Selection | MIL-M-38510F Section 4.5 | Sample | | External Visual | 2009 | 100% | # HI-REL(X) GAL20V8 SPECIFICATIONS # **PACKAGE INFORMATION** NOTE - All dimensions are in inches and parenthetically in millimeters. Inch dimensions govern # **ORDERING INFORMATION** The specifications and information contained herein are subject to change without notice # SPEED/POWER CROSS-REFERENCE GUIDE | SPEED | POWER | GAL<br>DEVICE | BIPOLAR<br>PAL DEVICE | |----------------------------|-----------------------|-----------------------------|-----------------------| | 15ns | 45mA | – 15Q | — | | 15ns | 90mA | – 15L | — | | 15ns | 180mA | use – 15L | B | | * 20ns | 50mA | - 20Q | | | * 20ns | 90mA | - 20L | | | * 20ns | 210mA | use - 20L | B MIL | | 25ns | 45mA | – 25Q | — | | 25ns | 90mA | – 25L | В-2 | | 25ns | 180mA | use – 25L | А | | * 30ns<br>* 30ns<br>* 30ns | 50mA<br>90mA<br>210mA | - 30Q<br>- 30L<br>use - 30L | B-2 MIL<br>A MIL | | 35ns | 45mA | - 35Q | B-4 | | 35ns | 90mA | - 35L | A-2 | | 35ns | 180mA | use - 35L | STD | | * 40ns | 50mA | - 40Q | B-4 MIL | | * 40ns | 90mA | - 40L | A-2 MIL | | * 40ns | 210mA | use - 40L | STD MIL | <sup>\*</sup> MILITARY TEMPERATURE RANGE | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | # DESCRIPTION Lattice Semiconductor offers a family of high-performance E<sup>2</sup>CMOS programmable logic devices that provides enhanced performance for both existing and future logic designs. Known as GAL (Generic Array Logic) devices, they offer a powerful new architecture that is fully compatible with existing logic development tools. The designer of logic systems has long been faced with newer and better ways to design systems: RTL, TTL, PAL, gate array, custom... Each of these 'enhancements' to the design process has solved some aspect of the design problem, while bringing yet another series of problems to the table. This section provides a brief overview of the fundamentals necessary to design with GAL devices. Experienced users of PLDs can skip directly to page 3-10, where the enhanced architecture of GAL devices is discussed. # Logic Fundamentals Fundamental to the digital logic design process is an understanding of the basics of Boolean algebra. Those readers desiring a more complete review or education on these concepts are referred to the many fine books on the topic (also see the references at the end of the chapter). This section deals with the fundamentals of Boolean algebra necessary to implement a basic logic function in a PLD. ### **Boolean Algebra** Boolean theory comes to us from George Boole and his 1854 publication 'An Investigation of the Laws of Thought.' The condition of yes or no, true or false, high or low, etc. is a Boolean condition. These 'black or white' conditions are all around us. For example, let's look at the alarm clock that got you up this morning. Its functionality can be defined as a Boolean function. - a) If the alarm is not set, it will not sound. - b) If the alarm is set and the time matches the preset alarm time, it will buzz. This functionality can be expressed in a table format (Table 1), where 0 stands for 'false' or 'off,' and 1 stands for 'true' or 'on'. Notice that only the combination of variables where both 'Alarm Set' and 'Time Match' are true results in a sound of one (or buzz). The basic functionality defined above can also be written in an equation as follows: Sound = Set \* Match The equation is verbalized as 'The alarm sounds only when the alarm is set AND the time matches.' The '\*' represents the logical AND function. ### **Basic Functions** Boolean algebra is performed on the set of [True, False] which is commonly abbreviated as [1,0]. All Boolean operators are performed on variables having only these two states and all Boolean results are expressed in terms of one of these two states. The functionality of Boolean algebra far outweighs its apparent simplicity, as we will see in the coming sections. The previous equation used the Boolean AND function, which is one of the three basic Boolean functions: AND, OR and NOT. All three are readily implemented Table 1. Alarm Clock Functionality | Alarm Set | Time Match | Alarm Sounds | |-----------|------------|--------------| | 0 | 0 | 0 | | 0 | 1 | 0 | | 1 | 0 | 0 | | 1 | 1 | 1 | with transistor circuits. For example, electronic implementations of the OR function are shown in schematic form in Figure 1. The differences in transistor technology between bipolar and CMOS have no bearing on the logical 1 or 0 result of the OR operation. The logical operation of the OR function is shown in the top entries of Figure 2. The 'truth' table shows that C is true when either A OR B is true. Only one of the operands needs be true for the result to be true; however, if both operands are true, the result remains true. (Remember that this is a logical function and not an arithmetic function.) The AND operator works in a similar fashion. For the result to be true with an AND function, all of the operands must be true. Thus, C is true only when both A AND B are true. The NOT operator is the simplest of the three operators; however, it plays an essential role in manipulating complex data. The NOT function is simply an inversion: when the input is true, the output is false; when the input is false, the output is true. The three Boolean operators are accorded specific priorities, or precedence, when evaluating equations. Functions in parentheses are always evaluated first. The NOT operator is evaluated next, before the AND, which is applied before the OR. As an example, examine the following equations: (1) $$C = \overline{A} + \overline{B}$$ (2) $D = (\overline{A} + \overline{B})$ In case 1, the individual values of A and B are inverted before the OR function is evaluated. In case 2, however, the parentheses demand that the OR be evaluated first, and then the result is inverted by the NOT. Boolean algebra also has the familiar Associative and Commutative theories for the AND and OR operators, whereby equations can be expanded or reduced through the laws of Associativity and Commutativity. The Associative theory specifies that like operations can be evaluated in any order, regardless of parenthesis: $$(A + B) + C = A + (B + C)$$ The theory requires that the operators be the same; thus the following inequality: $$(A + B) \cdot C \neq A + (B \cdot C)$$ The Commutative theory specifies that, with like operators, the order of the variables (or operands) is not important; thus: $$A \star B = B \star A$$ ## **Basic Theory** The theory of Boolean algebra is based on several postulates that are given to be true. The proofs and analyses of the postulates will not be presented here; however, you may wish to refer to the reference material for further details. Figure 2. Boolean Operators | LOGIC SYMBOL | TRUTH TABLE | EQUATION | FUNCTION | LOGIC OPERATOR | |--------------|-----------------------------------|----------------------------------------|----------|----------------| | A | A B C 0 0 0 0 1 1 1 0 1 1 1 1 | C ≈ A + B | OR | *** | | A — — — C | A B C 0 0 0 0 1 0 1 0 0 1 1 1 1 1 | C = A • B or<br>C = A • B or<br>C = AB | AND | or | | A> | A C 0 1 1 0 | C = Ā<br>C = /A | NOT | "I" or " " | # LOGIC TUTORIALI Also necessary for a full understanding of Boolean algebra is a discussion of the details of equation manipulation, minimization, and expansion. The recent advances in PLD software tools now allow the software to handle all of the reduction automatically. As such, we spend only a few brief words on this topic. #### **Postulates** The postulates, as proposed by Huntington in 1904 (see reference (3) at the end of this section) are as follows: - 1) Additive and Multiplicative Identity Elements - (a) x + 0 = x - (b) x \* 1 = x - 2) Commutativity (a) $$x + y = y + x$$ (b) $$x * y = y * x$$ 3) Distributivity (a) $$x + (y * z) = (x + y) * (x + y)$$ (b) $$X * (y + z) = (X * y) + (X * z)$$ 4) Complementation (a) $$x + \overline{x} = 1$$ (b) $$x \star \overline{x} = 0$$ Notice that each of the postulates is really a set of two definitions that reflects the action of the two basic algebraic operators, AND and OR. The Duality Principle takes advantage of the parallels in the effect of the AND and OR operators. Duality is used extensively to generate the second part of the set of theorems below. Duality states that if the following replacements are made, a logical equivalent expression can be generated: - (a) Replace all Trues with Falses - (b) Replace all Falses with Trues - (c) Replace all ANDs with ORs - (d) Replace all ORs with ANDs ### **Theorems** Derived from the postulates and the Duality Principle are a set of theorems that allows for simplified analysis of a logic equation: - 1) Idempotence - (a) $x \cdot x = x$ - (b) x + x = x - 2) Special properties of 0 and 1 - (a) x \* 0 = 0 - (b) x + 1 = 1 - (c) $\overline{0} = 1$ - (d) $\overline{1} = 0$ - 3) Absorption - (a) x \* (x + y) = x - (b) $x + (x \cdot y) = x$ - 4) Associativity (a) $$x + (y + z) = (x + y) + z$$ (b) $$X * (y * z) = (x * y) * z$$ - 5) If x \* y = y and x + y = y then x = y - 6) $(\overline{\overline{x}}) = x$ - 7) DeMorgan's Law (a) $$(\overline{x+y}) = \overline{x} \cdot \overline{y}$$ (b) $$(\overline{x \cdot y}) = \overline{x} + \overline{y}$$ ## Truth Tables, Karnaugh Maps Truth tables have been used earlier in this section to describe logic functionality. They remain as a powerful tool to document and design logic functions. A truth table is generated by listing all combinations of the various input functions with the appropriate output logic function. The normal, although not required, format is to have the input variables listed in a binary counting sequence. The length of the truth table is an exponential function of the number of input variables. A table of two-input functions is $2^2 = 4$ long, while a three-input function is $2^3 = 8$ long. A Karnaugh map is a visual tool that aids in the reduction of logic functions to either of two special formats that are easily transferred into a PLD logic map. These formats — Sum of Products and Product of Sums — are discussed in a subsequent section. Since a thorough understanding of Karnaugh maps is not required to use programmable logic devices, (especially since the current-generation development software tools will automatically and accurately reduce and minimize input equations), the topic is not discussed in this book. Some of the older software development packages that are assembler-based, however, do require that fully minimized equations be used as the input functions, and the reader with access to only such tools will likely need to fully familiarize himself with Karnaugh-map minimization techniques. ## **Equations** A programmable device requires that a particular format of data be used to define the final functionality of the device. It is the goal of the designer or the development software to transform the logic definition into an acceptable format. The Product of Sums (POS) format can be used to describe any combinational logic function. This two-level format consists of logical OR terms that are ANDed together. Thus, (1) $$y = a*(c+d)+b*c+b*d$$ can be simplified to: (2) $$y = a * (c + d) + b * (c + d)$$ (3) = $$(a + b) * (c + d)$$ which is an AND of sum terms. The most common representation is the dual of the product-of-sums format and is known as the Sum of Products. The basic PLD array interconnects are of this form. The Sum of Products (SOP) consists of several AND terms ORed (summed) together. Eq.(1) can also be simplified to a SOP form: (4) $$y = a \cdot (c + d) + b \cdot c + b \cdot d$$ $$(5) = a \cdot c + a \cdot d + b \cdot c + b \cdot d$$ The above transformations are shown in Figure 3. ## DeMorgan's Law A closer examination of the above two implementations of the same function in POS (Eq.(3)) and SOP (Eq.(5)) forms shows that the number of terms feeding into the final gate varies with the implementation. The SOP format required 4 terms, while the POS format required only 2 terms. This observation is critical, since the total number of terms in any PLD is limited. DeMorgan's Law (defined earlier in this section) is a simple rule that can quickly convert from SOP to POS or back, without altering the final logic function. This can often allow the number of terms to be reduced by as much as 50%, to overcome device limitations. Eq.(3) can be converted to SOP as follows: (3) $$y = (a + b) \cdot (c + d)$$ using the duality principle: (6) $$y = (\overline{\overline{a} \cdot \overline{b}}) + (\overline{\overline{c} \cdot \overline{d}})$$ and then gathering the NOT functions to the left side of the equal sign: (7) $$\overline{y} = (\overline{a} * \overline{b}) + (\overline{c} * \overline{d})$$ Eq.(7) is the SOP form. Note, however, that the output function is inverted (or 'active low'). A subsequent inversion function will be required to produce the original output function. ## **Canonical Form** The canonical is a 'long-form' representation of logic equations that, technically, represents an equation as the sum of its minterms. (A minterm is a unique representation of input variables and would represent any one row in our truth tables.) Canonical forms are not more compact; rather, they provide a simple means of converting equations from POS to SOP and vice-versa. Again, the use of canonical forms is required only by some of the previous-generation software packages and has a limited practical value in designing PLDs. ## **Reduction of Equations** Generally a complex logic function must be represented in a specific and reduced format to be implemented into a PLD. The various methods touched on above — Karnaugh maps, DeMorgan's Law, and Canonical forms — are used to manipulate the equations in conjunction with the basic Postulates and Theorems. Current-generation software handles all equation minimization and will actually allow the use of higher- level functions, such as state description and macro functions, as input functions. # PLD ALTERNATIVES It is not uncommon for a system to be designed using digital logic devices from any of several basic categories, exploiting the advantages and designing around the disadvantages of each category. The basic groups are: - Standard product: TTL, LSTTL, etc. (SSI & MSI devices) - Software-configurable LSI Devices (microprocessors) - Application-Specific ICs (ASICs) Though the most widely available, standard products are designed to meet the general needs of a large customer base. The user must prepare for a high degree of interconnect, and design around the various standalone-device performance and functional specifications. The result of using standard products can be higher system cost, higher unit count, and increased power-supply and board-space requirements. This alternative may also result in lower system reliability, due to the high number of components and interconnects. The advantage lies in the high performance (at the cost of power) obtainable using SSI and MSI devices. Software-configurable microprocessor devices have an inherent flexibility and customizability that is difficult to match with other device types; however, these devices typically operate at one-tenth the speed of dedicated ICs, and cannot serve directly in the data path of speed-critical applications. In addition, it is not uncommon for a microprocessor to require an 'army' of support chips to interface to a real-world application. The devices in the ASIC category offer advantages over other alternatives, in that they perform a function defined by the user that is optimized for his application. The ASIC category further divides into three categories of functionally specific devices: Standard Cells, Gate Arrays, and Programmable Logic Devices (PLDs). The standard-cell approach uses pre-configured, pretested and pre-characterized logic blocks to construct a custom silicon chip for the designer. The chip is usually designed by hand, using a graphics terminal. The outcome is a fairly efficient logic design that may take weeks or months to complete, while incurring a hefty up-front engineering charge, or non-recurring expense (NRE). In addition, the custom piece of silicon will take additional weeks, if not months, to manufacture. The development time and complexity of a standardcell design severely impact the ability to incorporate changes or corrections to the design. In addition, the customer is typically obligated for some minimum production lot size to cover the manufacturer's expenses. Since most logic design is subject to revision during the debug phase, the time and dollar penalties of the standard cell approach make this a relatively high risk. The gate-array approach has gained extensive market recognition as a more optimal 'bridge' between the standard cell (full custom) and programmable alternatives. The gate array is a pre-manufactured silicon matrix that awaits only a custom interconnect pattern to establish functionality. The designer can choose from NAND gates, flip-flops, and various types of buffers to construct his logic. The flexibility of a gate array is less than that of a standard-cell device, since the user must interconnect existing structures. However, since the device usually has many pins — 68 or more — it offers greater logic functionality than a typical PLD. This increased functionality, however, comes at the penalty of lower performance. Since the gate array relies on only one or two custom mask layers, the wafer fabrication can be done much more quickly than with the standard cell. The turn time from design completion to final chip for a gate array is, at best, 4 to 8 weeks. Although not as costly up front as a standard cell, there is still an up-front development cost, a minimum lot size, and a long and costly cycle for logic changes. These features make this, too, a risky approach. ## **Advantages of PLDs** The previous alternatives are ideal choices for highvolume applications where, once debugged, the design is not subject to change. The average customer, however, uses hundreds to thousands of devices of a given logic pattern, each year. He cannot afford the NRE of a gate array or standard cell, since the volume is not high enough to amortize this expense. Figure 4 shows the cost and development time relationships of the various design alternatives. The PLD offers a solution to these woes. The low unit cost, simple but powerful and affordable development tools, flexibility, high performance, and proven reliability of these devices results in a more cost-efficient, higher-performance, lower-risk, and more timely design cycle. As shown in the basic PLD block diagram of Figure 5, the PLD is a user-configurable logic device that performs a function on input data, to produce desired output data. Configuration is done by patterning (programming) memory cells by applying a series of voltage pulses to the device. These details are discussed in a later section. As one would expect, there are many types of PLD's, each optimized to perform a specific logic function with given performance criteria. Before we look at the various types of PLDs, we must review a few logic conventions used to describe (and illustrate) these devices. Figure 6 shows a typical PLD input buffer. Its two outputs are the true and complement of the input, as shown by the truth table. Figure 7 illustrates the convention used to reduce the complexity of a logic diagram without sacrificing any of the clarity. The traditional represen- tation of an AND gate shows three inputs: A, B, and C. The PLD representation has the same three inputs. This shorthand reflects the three distinct input terms of the prior drawing. The structure of a multiple-input AND gate is known as a Product Term. Referring to Figure 8, we see that the solid-dot connection in the previous figure represents a permanent connection. A programmable interconnection would appear as an X over the intersection, as shown. The X implies that the connection is intact, whereas the absence of an X implies no interconnection. Figure 9 details the default conditions for AND gates. From the diagram, you can see that the AND gate for output D is connected to all the input terms. The equation for D is $$D = A * \overline{A} * B * \overline{B}$$ which can be simplified using Boolean algebra $$D = (A * \overline{A}) * (B * \overline{B})$$ $$D = (0) * (0)$$ $$D = 0$$ The connection of both the true and complement of a given input buffer to a single product term results in that product term always being a logic 0. A shorthand notation for leaving all of the input buffers connected is illustrated on output E. Since logic- diagram maps are usually supplied without any of the connections shown as intact, it is much simpler for the designer to connect a whole product term (the device default) by simply drawing the X within the AND gate. Again, this product term will always be a logic 0. Output F, in contrast, does not have any input terms connected to its product term. This product term will always 'float' to a logic 1, resulting in a 1 on the output. In the following sections, where various PLD architectures will be examined in detail, we will see why this design practice is not recommended. #### PROMs and FPLAs The first PLDs were made available in the early 1970s. Known as Programmable Read-Only Memories (PROMs), these devices can now be purchased in densities ranging from 64 to 1 million bits. They comprise a programmable OR array fed by a fixed AND array (Figure 10). The AND array is a 'fully decoded' array, meaning that all possible combinations of the inputs $I_0...I_2$ have a unique product term. The size of the array in a PROM, due to this full decoding, grows as $2^n$ , where n is the number of inputs. This can result in a very large and costly device. PROM devices tend to be slower than other PLDs, due to the switching time of the large arrays. Only some small PROMs operate fast enough to find success as logic elements. Moreover, most logic functions don't require that all possible combinations of the inputs be available, since many of the combinations are invalid or impossible. The primary uses of PROMs have been in memorytype applications, such as display look-up tables, and software storage known as firmware. The Field Programmable Logic Array (FPLA) was devised in the mid 1970s as a more efficient way to handle logic functions. As depicted in Figure 11, the FPLA has a basic structure similar to that of the PROM; however, both its AND and OR arrays are programmable. To provide a smaller and faster array, the AND array is not fully decoded. Product terms can be shared by any or all of the OR terms. In the following example, you can see that the functions require 7 product terms, of which 5 are unique: $$\begin{aligned} O_0 &= I_0 * I_1 * I_2 + \overline{I_1} * I_2 \\ O_1 &= I_0 * I_1 * I_2 + \overline{I_0} * \overline{I_1} * \overline{I_2} + I_0 * \overline{I_1} * I_2 \\ O_2 &= \overline{I_0} * \overline{I_1} * \overline{I_2} + I_1 * I_2 \end{aligned}$$ Figure 12. Basic PAL Device Architecture This function can be implemented in our FPLA device, since the six available product terms can accommodate the five unique product terms of the example. With its smaller arrays, an FPLA operates faster than a PROM. FPLAs find extensive usage in applications where the output functions are very similar, allowing full utilization of the shared product terms. The dual programmable arrays make the designer's task easier, since he can control all of the functionality of the device. Of commercially available devices, design engineers have objected in the past to the quality of the software support, the unavailability of programming tools, the device cost, and the speed with which these devices processed data. Great strides are being made on all of these fronts, however, and you can expect to see a revival of enthusiasm in FPLA types of devices. #### **Enter PAL Devices** The PAL approach of the late 70s, illustrated in Figure 12, again varies the array control. This time, the AND array is programmable and the OR array is fixed. This approach offers the highest performance and the most efficient architecture for most logic functions. The quantity of product terms per output is fixed by the hardwired OR array. The typical logic function requires some 3 to 4 product terms, well under the 7 to 8 available on current-generation devices. PAL device architectures — the number of inputs, outputs and product terms — have been fixed by the manufacturer, based on a guess as to what the designer may ultimately want. However, the dozens of device types introduced over the last 8 years essentially offer various permutations of three basic output structures. The first is shown in Figure 13, which illustrates an input and an output with six product terms. The output is always enabled and active-low (notice the invert at the OR gate). The true and complement of the input are available to the AND array. ### LOGIC TUTORIAL The second output structure is actually an I/O pin, shown in Figure 14. The output logic is an active-low function of seven product terms. The data from the pin also feeds back into the AND array. Notice that the output buffer is controlled by its own product term, allowing dynamic I/O control. This dynamic control can be used either to determine the ratio of device inputs to outputs, or to disable the outputs when connected in a bus environment. Third is a sequential, or registered output, shown in Figure 15. The logic OR of eight product terms is available to the designer. Here, the register state (both true and complement) feeds back into the array, as well as into an output buffer with a bank-controlled output-enable feature. The clock is common, as well, minimizing switching skew between buffers, and the register is a high-speed D type. The feedback of the register data into the AND array allows the current-state data (in the registers) to be part of the next-state function. This is necessary for most sequential functions, such as counting and shifting operations. #### **Meet GAL Devices** The architectures of the three types of programmable logic devices discussed so far are summarized in Table 2. The Lattice Semiconductor GAL device is listed as a fourth element, since its architecture is a next-generation enhancement of the basic PAL architecture and deserves special review. The GAL device was conceived to provide enhanced functionality, quality, design support, and flexibility without compromising performance. The GAL architecture is the now-familiar programmable AND array driving a fixed OR array. The difference Table 2. PLD Architectures | | ARRAY | | ОИТРИТ | | |------|--------------|--------------|---------------------|--| | | AND | OR | | | | PROM | Fixed | Programmable | TS, OC | | | FPLA | Programmable | Programmable | TS, OC, H, L | | | PAL | Programmable | Fixed | TS, I/O, Registered | | | GAL | Programmable | Fixed | User-Defined | | ### LOGIC TUTORIALI is in the architecture and flexibility of the output functions. The GAL device integrates an Output Logic Macro-Cell (OLMC) on each of its output pins. The GAL16V8 and its eight OLMCs are shown in Figure 16. The OLMC, shown in detail in Figure 17, is configured by the designer on a pin-by-pin basis to implement the desired function. Figure 18 shows the GAL macrocell configured into the four basic operating modes described previously. The programmable polarity feature of each of the output macrocells deserves a special investigation. Located in the heart of the OLMC, the programmable polarity function is implemented by the exclusive-OR (XOR) gate that follows the OR gate from the array. Recalling the truth table of an XOR gate, it can be shown that the data can be inverted (control = 1) or not inverted (control = 0), depending on the state of the second input, as shown in Table 3. Programmable output polarity is used extensively in DeMorgan's Law to reduce the number of product terms required to implement a function. As a result, the GAL device can generally implement functions that appear Table 3. Programmable Polarity Functionality | Data | Control | XOR Output | |------|---------|------------| | 0 | 0 | 0 | | 1 | 0 | 1 | | 0 | 1 | 1 | | 1 | 1 | 0 | to require more than 8 product terms per output. For example, $$O = A + B + C + D + E + F + G + H + I$$ is a function of 9 product terms, each representing one input variable. This equation can be reduced to one product term if DeMorgan's Law is applied. $$\overline{O} = \overline{A} \cdot \overline{B} \cdot \overline{C} \cdot \overline{D} \cdot \overline{E} \cdot \overline{F} \cdot \overline{G} \cdot \overline{H} \cdot \overline{I}$$ $\overline{O}$ is now a function of only 1 product term. To obtain O again, we need only invert the function using the polarity feature of the GAL OLMC. This function could not have been implemented in the last-generation PAL architecture. The OLMCs are configurable by the designer to perform the various functions. For example, the designer merely specifies two active-low registers, one active-high I/O pin, two dedicated inputs, and an active-high register — and the device is configured, instantly. Since each of the OLMCs contains the same logic, it is also possible to 'tweak' an existing design for the convenience of the manufacturing department. One example might be moving a function to an adjacent pin to optimize board layout. This could eliminate an interconnect level on a multilevel board, by swapping two functions and eliminating the need to cross traces. The GAL architecture is not fixed until the user specifies the requirements. #### References: - (1) A. Friedman, "Logical Design of Digital Systems," Computer Science Press Inc., CA, 1975. - (2) H. Taub and D. Schilling, "Digital Integrated Electronics," McGraw-Hill, N.Y., 1977, Chapter 3. - (3) E. Huntington, "Sets of Independent Postulates for the Algebra of Logic," Trans. American Mathematical Society, 1904, vol. 5, pp. 288-309. | NOTES | | |-------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | # LATTICE # USING DEVELOPMENT TOOLS # HARDWARE AND SOFTWARE TOOLS Lattice Semiconductor specializes in the design and manufacture of high-speed E<sup>2</sup>CMOS programmable logic devices. It is not currently our intention to provide custom software and/or hardware for the purpose of developing patterns for the GAL family of devices, and, as such, we leave the software/hardware task to the respective experts in those fields. Such third-party development-tool suppliers provide support for all major devices, from a variety of manufacturers. If you're just starting out with programmable logic and plan to purchase development tools, rest assured that industry-standard hardware and software will not only handle GAL device development, but can serve in those occasions where another manufacturer's PLD might be needed. If you're already using standard tools for PLD development, the move to GAL devices won't require sophisticated or expensive upgrades; current third-party development tools support Lattice GAL devices to their full extent. At most, an upgrade to the current revision of the support tool may be required. Lattice's Applications Department remains on call to assist you in the task of development using third-party tools. Our engineers, trained on a variety of standard equipment, are prepared to answer any questions you may have. In addition, they are able to exploit the tools to more fully support the unique benefits of GAL devices. Here, we provide the basis for getting started with GAL devices. As you proceed with the development of your applications, call us — we'd like to hear how it's going. The typical PLD design flow, shown in Figure 1, begins with a design specification, iterates the logic to achieve proper functionality, and ends with a 'download' of the information to a programming fixture that patterns the device for the system. Critical to the accuracy and ultimate success of the PLD design process is the use of software-development tools to minimize the chance of error and improve design efficiency. ## Software Tools Software tools have improved by orders of magnitude over the last decade (Figure 2). The early '70s was without development software. The designer was required to define the logic function in terms of 1,000 to 3,000 individual fuse locations — by hand. Each bit was painstakingly analyzed for its proper state, entered onto a logic map, and then typed into the programmer by hand. As expected, the process was fraught with errors, and ultimately inhibited the widespread acceptance of PLDs. The many types available today range from low-level assemblers to higher-level compilers; at the top end, sophisticated logic-extraction systems will 'capture' designers' gate-level schematics and implement the functions into PLDs. Assembly-level programs appeared in the late '70s. The software was given away by the PLD manufacturers to support their respective devices. The most popular assembler — PALASM, from Monolithic Memories — was not without its shortcomings: unfriendly command structure, specific requirements for data structure and sequence, PAL device only, and no intelligence. Of course, the alternative — manual fuse pattern development — was far less palatable; of course, this software (and the PAL devices supported by it) enjoyed wide acceptance. The limitations of the assembler became apparent when other companies and second-sources entered the PLD marketplace. MMI's software did not fully support competitive devices, and each subsequent manufacturer developed its own clumsy, limited software. The designer was forced to learn and support a half-dozen development packages. Fortunately, the age of compilers was about to dawn. Compiler-based software was the response in the early '80s to the need for more flexible and advanced development tools. Two independent third-party companies — Assisted Technology (Los Gatos, CA) and a new division of Data I/O Corp. (Redmond, WA) entered the marketplace with their CUPL and ABEL packages, respectively, and simultaneously filled the need for generic software that supported all manufacturers, all device types, and had a common user interface. The higher level of the compiler-based software supported such advanced design features as logic-equation minimizers, macros, truth-table and state-machine syntax, and self-documentation. (A detailed example of how the various features of these software compilers are used is presented later in this section.) The mid-'80s have brought on more sophisticated design-entry tools. Schematic-capture systems such as those from Personal-CAD Systems (Los Gatos, CA) and FutureNet (Data I/O, Redmond, WA) serve as front-ends to the design-entry process, allowing a graphic representation of a logic schematic as the input format for a translator, as shown in Figure 3. The translator converts the graphics representation to a network list that is then compiled by a PLD software tool. The schematic-capture entry format is ideal both to upgrade existing designs (whose logic diagrams have already been drawn) for incorporating into PLDs, and to initiate and thereby automatically document new designs with logic diagrams, PC-board layouts, and PLD documentation files. ### **Hardware Tools** The same arguments as those expressed above for universal software tools apply to universal hardware. Hardware that is developed by third parties is more flexible and provides a future growth path to the user. Lattice recommends the use of third-party programming hardware for GAL device development. Universal programming hardware allows the programming of a variety of devices without the aid of custom fixtures or manufacturers' adapters. Since the Lattice GAL programming algorithm requires no abnormal voltages or timings, as some one-time programmable technologies do, most all hardware manufacturers support GAL devices on existing models. Patterning the PLD is the process of providing it with the data (the JEDEC file) to perform a specific custom function, and applying the appropriate series of voltage pulses. 'Support' by a hardware manufacturer refers to his ability to provide the appropriate voltage pulses and timings for a given PLD. After that, patterning a device merely requires downloading the JEDEC file. Downloading is the process of 'teaching' the hardware programmer the pattern that is necessary to program a device. This data can come from a pre-patterned device (or 'master'), from a computer (via direct connection or modem) or from an attached peripheral, such as a tape drive. If the file is transferred in JEDEC format, as most are, a checksum is calculated and verified at the end of the data transfer to ensure that no data was dropped or garbled during transmission. Most programmers have either a single button or simple command string that puts the hardware into the download mode. The programming of the GAL device is controlled by the programming hardware. Since the GAL device uses a nonvolatile, reprogrammable E<sup>2</sup>CMOS technology, the device can be erased; in fact, the device is automatically erased as the first step in the programming algorithm. The patterning of the GAL device array is done using a parallel-programming scheme, which keeps the total programming time to well under a second. The algorithm is so efficient that it programs devices nearly 50% faster than typical bipolar PLD algorithms, and an order of magnitude faster than UV-CMOS approaches. During this programming time, both the logic array and the architecture matrix are patterned. Finally, an analog verify of each and every cell in the GAL device takes place, to ensure that the cell is fully programmed and will retain data for a minimum of 20 years. It is worth noting here that GAL devices offer a security cell that can be programmed to prevent examination (or further verification) of the pattern in the programmable arrays — a feature provided so that a proprietary design can be obscured from competitive or enemy eyes. Somewhat ironically, the GAL device security cell is itself erasable; it can only be erased, however, in conjunction with an array 'Bulk Erase,' during which all bits are cleared at once. This allows the designer or manufacturing person to reuse previously secured devices — a feature never before available in PLDs. ## **Debugging and Pattern Revisions** GAL devices bring extensive advantages to the manufacturing and design engineering areas, due to their unique combination of E<sup>2</sup>CMOS technology, generic architecture, and unmatched quality levels. Only GAL devices are instantly erasable in a standard hardware programming fixture. As mentioned, erasure takes place automatically just prior to the re-patterning of the array. No time-consuming 'trips to a UV lamp' are necessary, as with UV-erasable PLDs. Both the GAL device's logic array and device architecture configuration are fully reprogrammable and reconfigurable. In addition, the erasable GAL device is assembled in a low-cost plastic package, not an expensive quartz-windowed package. Pattern revisions can be recorded in the device's electronic signature, allow the traceability, tracking and verification of every device. Finally, inventories are kept to a minimum, thanks to the generic 'one device fits all' macrocell approach. # THE DESIGN PROCESS By choosing generic, compiler-based software, generic hardware and generic silicon (such as GAL devices), the biggest decisions in the design process have already been made. The choice of the appropriate programmable logic device has traditionally been a difficult first step in starting a design, since with bipolar PLDs, you must guess which one of the dozens of architectures has the right combination of outputs, I/Os and registers. If your choice is wrong, you must guess again. The Lattice GAL concept simplifies the approach, requiring that you merely count the number of inputs and outputs, then select a speed/power option. The development software automatically and dynamically allocates the inputs, I/Os, registers, and so on. The following design example excerpts material from the first application, 'Basic Gates,' in Section 5 of this handbook. The specific syntax is that of CUPL; however, other generic software (ABEL) has similar syntax and functions. In this cursory 'walk-through', segments of code are presented as they would appear on the screen of the personal computer running the CUPL software. The manufacturers of the software would, of course, be glad to provide a more comprehensive tutorial. Once the software knows which device will be used, fields are provided for optional information, such as company name, design description, etc.: The device pinout and pin labels need to be specified next. Use names that are convenient for you to reference, since the software doesn't care what you call a pin, as long as you are consistent: ``` /* inputs */ pin [1,2] = [A,!B]; /* outputs */ pin [18,19] = [Y,!Z]; ``` It's a good idea to specify pin names in a format that is consistent with the actual pin state. In the above pin definitions, signals A and Y are active-high, while B and Z are active-low. We have chosen to indicate active-low data signals by prefixing the labels with exclamation points in the definition statement. The use of an active-high variation of these signals in subsequent design statements will automatically be resolved by the software compiler. Entry of the logic functions is next. Traditionally, this entry is in the form of Boolean equations. Current revisions of development software allow truth-table, statemachine and schematic-entry formats, as well. Here, the traditional equation-entry format is used to create an AND function on Y (pin 18) and an XOR function on Z (pin 19). Since Z has been defined as an active- low signal, however, we will actually end up with XNOR on pin 19: ``` /* logic equations */ Y = A & B; Z = A & B # !A & !B; ``` The operators used in the CUPL language are '!' for invert, '&' for the AND function and '#' for the OR function. The equations are written exactly as needed. All of the inversions for active-low inputs and outputs will be automatically resolved, a routine procedure for compiler software. Although these are simple equations, had they been complex ones that needed automatic reduction to a specific number of product terms for a given PLD, the software would have performed the reduction, as well. Next, the CUPL compiler needs to be invoked to process the 'source' file, the text and equations provided above. For the compiler to run one of its 'modules,' it must be told the target device type ('G16V8' in the example), source file name ('401'), and whatever additional functions the user would have it perform, through the use of flags ('-jlfxs') that are passed at compile time. The compile directive would typically appear as follows: ``` CUPL -jlfxs G16V8 401 CUPL Version 2.10Bl Copyright (c) 1983,84,85 Assisted Technology, Inc. cuplx time: 3 secs cupla time: 19 secs cuplb time: 7 secs cuplm time: 4 secs cuplc time: 15 secs csima time: 24 secs total time: 73 secs ``` Some of the more recently announced PLD support products such as the Personal Silicon Foundry software available from Data I/O use a very friendly menu concept that saves defaults, eliminating the need to use flags. The CUPL compiler produces a report, called a documentation file, part of which is presented here for reference. The purpose of the file is to provide a hard-copy documentation of the final (reduced) equations, the cell map or 'fuse plot,' and a chip-pinout diagram, if desired: | Pin<br>Pol | Variable<br>Name | Pin | Pterms<br>Used | Max<br>Pterms | |------------|------------------|-----|----------------|---------------| | | | | | | | | A | 1 | - | - | | ! | В | 2 | - | - | | | Y | 18 | 1 | 8 | | ! | Z | 19 | 2 | 8 | Fuse Plot 2192 - Ac0 2193 x ``` Pin #19 2048 Pol x 2120 Ac1 x 0000 -xx----- 0032 x--x----- 0064 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0096 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0128 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0192 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #18 2049 Pol - 2121 Acl x 0256 -xx----- 0384 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0416 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0448 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0480 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx (continued ...) LEGEND X : fuse not blown ``` - : fuse blown Svn ## **USING DEVELOPMENT TOOLS I** | | Chip Diagram | | |-------------|--------------|------------| | ====== | | | | * | ****** | | | * | | | | **** | *** | * | | A * 1 | 20 | * VCC | | **** | *** | * | | * | CHAP4 * | | | *** | *** | * | | !B * 2 | | * !Z | | **** | | * | | * | | | | *** | | | | * 3 | | * Y | | **** | | * | | **** | | | | * 4 | 17 | | | *** | | | | *** | | | | **** | *** | * | | * 5 | 16 | * | | *** | *** | * | | * | * | | | **** | *** | * | | * 6 | 15 | | | *** | *** | * | | * | | | | **** | | | | * 7 | 14 | | | **** | | : <b>*</b> | | * | | | | ****<br>* 8 | 13 | | | * * * | | | | **** | | . ^ | | **** | | * | | * 9 | 12 | | | **** | | | | * | * | | | **** | *** | * | | GND* 10 | 11 | * | | *** | *** | * | | * | * | | | * | ****** | | JEDEC, a standards organization with representatives from major semiconductor companies on its committees, has approved a standard for the interchange of PLD data. The JEDEC file is used as the medium of transfer from the development computer environment to that of the hardware device programmer. Included in the file are control bits that determine the status of security cells or fuses, test vectors, and data-transmission checksums. (The JEDEC standard is available from Lattice Semiconductor upon request.) A portion of the JEDEC file for our example is reproduced here: Test vectors, which indicate the stimulus and response for a PLD, serve primarily to validate the functionality of a design source file. The CUPL compiler thus simulates the source file on paper, so that, hopefully, only properly functioning patterns are ever programmed into a PLD for system debug. In our basic gates example, the source file for the simulator routine provides the expected data: ``` /* The Order Statement specifies the layout of the function vector table. %n = n spaces inserted between variables. */ order: A,B,%l,Y,%l,!Z; vectors: /* AB Y Z */ OO L X /* test AND gate */ Ol L X lo L X lo L X ll H O OO X 1 /* test XNOR gate */ Ol X O lo X O lo X O lo X O ``` The simulator processes the validation data given above and compares it with that in the source file (using the original equations), to produce the following partial output: While some PLD manufacturers claim that test vectors are also necessary for verifying functionality of the integrated circuit after programming, Lattice E<sup>2</sup>CMOS GAL devices are fully tested and guaranteed to yield 100% all of the time. In Section 6 of this handbook, the issue of testability and how Lattice achieves this unmatched quality level is discussed in detail. # **EXAMPLE: A TWO-STORY ELEVATOR** This example is designed to step the reader through the process of creating and implementing a logic design using GAL devices. Whether a novice or intermediate user of PLDs, the reader is encouraged to familiarize himself with this section, as well as with the applications in Section 5, which provides examples of how to implement basic functions such as decoders, shifters, multiplexers, counters, and so on. Here, we will be building a two-story elevator control unit. The function of the unit is to monitor the state of the call buttons, respond to calls for service, and display the status of the elevator by means of floor and direction displays. The operating control function requires a small state machine and a latch function, while the display logic uses only combinational circuits. Our elevator (Figure 1) travels between two floors. Arriving at a floor in response to a call for service, the elevator opens its doors, pauses, then closes them automatically. If the Up or Down button is pushed, the elevator travels to the other floor. A microswitch mounted on the car informs the controller that the elevator has arrived at a new floor. Once the elevator arrives at a floor to discharge passengers, it opens its doors, pauses to let the passengers out, then closes the doors and assumes its wait position. A call for service at the floor where the elevator is resting will result in the doors being opened. A free-running clock controls the elevator's operation, toggling every 5 to 10 seconds to allow a brief pause during each arrival and departure activity. While this slow clock rate is appropriate for the timing of the elevator doors and car movement, it is far too slow to capture a time-independent call for service. As such, a latch function that captures data instantly (actually within 25 ns) is designed using two of the GAL device macrocells. As shown in Figure 2, the total elevator control unit uses two GAL16V8s — one to perform the actual control function, the other to handle the display. The control of the elevator comprises two basic functions: the call-button latches and the state machine. The latches, constructed from the GAL device's available ## **USING DEVELOPMENT TOOLS I** AND and OR gates (instead of using the on-chip D-type register), are instantaneous and not dependent on a clock for holding data. The logic diagram of the S-R latch used is shown in Figure 3. As shown in the accompanying truth table, the latch is set by applying a logic '1' to SET, and reset by applying a logic 1 to RESET. Applying a logic 0 to both inputs causes a hold state, while applying a logic 1 to both is undefined for this type of latch. The various call signals — UCALL, DCALL, OCALL, 1CALL, 2CALL — are applied to the two latches to command the elevator to travel to the requested floor. The first step in this GAL implementation is to translate the functional operation of the elevator (described in the text in the preceding paragraphs) to a logical format. This is realized through the use of a state-transition diagram, which literally describes all the allowed stable states (on floor two, doors open, etc.) that our elevator can be in. An unacceptable state, for example, would be resting between floors. Figure 4 shows the state-transition diagram. Inside each state circle, the diagram indicates the state name (top half) and the condition of each of the state variables: DOOR, MOTION, and DIRECTION. The transitions out of the state are shown with the logic level requirements to make the transition. Also shown is the destination of each of the transfers. The latched signals L1CALL and L2CALL are used to start the states changing. The ARRIVAL input tells the car when to stop its motion. The normal wait state of the elevator is either CLOSE1 or CLOSE2 (not moving with door closed). The information is then transferred from the transition diagram to the CUPL state-machine syntax, shown in Figure 5. Notice the use of defaults in the state syntax to indicate what state should be selected (or held) if none of the criteria for exit is met. There is also an identi- ``` Figure 5. Design Input File for Control Section /***************** Two Story Elevator Example using a GAL16V8 Control Logic CUPL Source File (Elev ctl.PLD) PARTNO 01: NAME Elev ctl; REV 0; DATE 4/17/86; DESIGNER Dean Suhr; COMPANY Lattice Semiconductor; ASSEMBLY Control Board; LOCATION n/a; /* device */ device gl6v8; /* inputs */ = [CLK, !OE]; pin [1,11] = [1Call, 2Call]; /* Buttons on Floors pin [2,3] /* Up Down Open = [uCall,dCall,oCall]; /* Buttons in elevator pin [4,5,6] /* Floor arrival sensor pin [7] = [Arrive]; fld Control = [Door, Motion, Direction]; /* outputs */ /* 0 = Open, 1 = Close pin [12] = [Door]; /* 0 = Wait, 1 = Move pin [13] = [Motion]; /* 0 = Up, pin [14] = [Direction]; 1 = Down /* Floor: 0 = One, pin [16,17] = [LlCall,LlCall_bar]; /* Latched call to 1st floor */ = [L2Call, L2Call bar]; /* Latched call to 2nd floor */ pin [18,19] ``` ## **USING DEVELOPMENT TOOLS** fiable 1-to-1 correspondence from the state transition diagram to the state-machine syntax. The documentation file, which includes reduced equations, expanded product terms, symbol table, 'fuse plot', JEDEC file, and pinout diagram, is shown in Figures 6 through 10. Notice that the compiler automatically chose the proper polarity to fit the reduced equations into the GAL device, using DeMorgan's Law: pins 12, 13, and 14 are inverted, relative to the other output pins. ## **Display Design** The source file for the up/down arrow display is shown in Figure 11. The UPARROW is active only when the car is moving up. DNARROW is true only when the car is moving down. The common bar, SEGARROW, is active during any call, in any direction. This signal is also active ``` Figure 5. (cont'd) /* logic equations */ 1Floor Direction; 2Floor = !Direction; L1Call = !( L1Call_bar # 1Call # (1Floor & oCall) # (2Floor & dCall) ); L1Call bar = !( L1Call # (!Door & !Motion & !Direction)); = !( L2Call bar # 2Call # (2Floor & oCall) L2Call # (1Floor & uCall) ); L2Call bar = !( L2Call # (!Door & !Motion & Direction)); /* State Definitions */ /* Door Motion Direction */ Rest1 'b'000 $define $define Closel 'b'100 'b'110 $define Up 'b'001 $define Rest2 'b'101 $define Close2 'b'111 $define Down sequence Control { Present Rest1: If ( L2Call ) next Up; default next Closel; Present Close1: If ( L2Call ) next Up; If ( L1Call ) next Rest1; default next Close1; ``` when an unserviced call is active. As such, the SEG-ARROW signal is a call waiting indicator that acknowledges a call button being pushed. The logic equations for the arrow functions are self-explanatory; its input signals come from the controller. The floor indicator is a simplified decoder. A truthtable input format is used for the design. Notice that a floor is always indicated, and that the change occurs when the direction bit changes. This bit is constrained by the state machine to change only when the car arrives at a floor. The documentation file showing the reduced equations, expanded product terms, symbol table, 'fuse plot', JEDEC file, and pinout diagram is reproduced in Figures 12 through 16. ``` Present Up: If (Arrive) next Rest2; default next Up; Present Rest2: If ( L1Call ) next Down; default next Close2; Present Close2: If ( L1Call ) next Down; If ( L2Call ) next Rest2; default next Close2; Present Down: If (Arrive) next Rest1; default next Down; } ``` ``` Figure 6. Expanded Product Terms for Control Section ______ Expanded Product Terms ______ 1Floor => Direction 2Floor => !Direction Control => Door , Motion , Direction Direction.d => !Arrive & Direction & Door & Motion # Arrive & !Direction & Door & Motion # Direction & !Door & !Motion # Direction & Door & L1Call & !Motion # Direction & Door & L2Call & !Motion # Direction & Door & !L1Call & !L2Call & !Motion Door.d => Direction & Door & L1Call & !Motion # !Direction & Door & L2Call & !Motion # !Door & !Motion # Door & !L1Call & !L2Call & !Motion # !Arrive & Door & Motion L1Call => L1Call bar # 1Call # Direction & oCall # !Direction & dCall L1Call bar => L1\overline{C}all # !Direction & !Door & !Motion L2Call => L2Call bar # 2Call # !Direction & oCall # Direction & uCall L2Call bar => L2Call # Direction & !Door & !Motion Motion.d => !Direction & L2Call & !Motion # Direction & L1Call & !Motion # !Arrive & Door & Motion ``` ``` L1Call.oe => ``` Figure 6. (cont'd) L1Call bar.oe => 1 L2Call.oe => 1 L2Call bar.oe => 1 ### Figure 7. Symbol Table for Control Section \_\_\_\_\_\_ Symbol Table | Pin<br>Pol | Variable<br>Name | Ext | Pin | Туре | Pterms<br>Used | Max<br>Pterms | Min<br>Level | |------------|------------------|-----|-----|------|----------------|---------------|--------------| | | 1Call | | 2 | V | _ | _ | _ | | | 1Floor | | 0 | I | 1 | _ | _ | | | 2Call | | 3 | V | _ | _ | _ | | | 2Floor | | 0 | I | 1 | - | _ | | | Arrive | | 7 | V | _ | _ | - | | | CLK | | 1 | V | _ | - | - | | | Control | | 0 | F | _ | | _ | | | Direction | | 14 | V | _ | _ | - | | | Direction | d | 14 | X | 6 | 8 | 1 | | | Door | | 12 | V | _ | _ | _ | | | Door | d | 12 | X | 5 | 8 | 1 | | | L1Call | | 16 | V | 4 | 7 | 1 | | | L1Call bar | | 17 | V | 2 | 7 | 1 | | | L2Call | | 18 | V | 4 | 7 | 1 | | | L2Call_bar | | 19 | V | 2 | 7 | 1 | | | Motion | | 13 | V | _ | _ | - | | | Motion | d | 13 | X | 3 | 8 | 1 | | ! | OE | | 11 | V | - | _ | - | | | dCall | | 5 | V | - | _ | - | | | oCall | | 6 | V | - | _ | - | | | uCall | | 4 | V | - | _ | - | | | L1Call | oe | 16 | D | 1 | 1 | 0 | | | L1Call_bar | oe | 17 | D | 1 | 1 | 0 | | | L2Call | oe | 18 | D | 1 | 1 | 0 | | | L2Call_bar | oe | 19 | D | 1 | 1 | 0 | | | | | | | | | | LEGEND F: field D: default variable M: extended node N: node I: intermediate variable T: function V: variable X: extended variable U: undefined Figure 8. 'Fuse' Plot for Control Section Syn 2192 x Ac0 2193 - Fuse Plot ``` Pin #19 2048 Pol x 2120 Ac1 - Pin #15 2052 Pol x 2124 Ac1 - 1024 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0032 ----x----- 1056 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0064 ----x---x 1088 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0096 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1120 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0128 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1152 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0160 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0192 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1216 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXX 1248 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #18 2049 Pol x 2121 Ac1 - Pin #14 2053 Pol - 2125 Acl x 1280 -----xx---x 0256 ----- 1312 ----x-x-x-x-x-x- 0288 --x----- 1344 ----x---x 0320 ----x----- 0352 ----x----x 0384 -----x-----x-----x 0416 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1472 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0448 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1504 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0480 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #13 2054 Pol - 2126 Ac1 x 1536 -----x-----x----x Pin #17 2050 Pol x 2122 Ac1 - 0512 ----- 1568 ----x---x----x----x 0544 -----x-----x 0576 ----x---x 1632 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1664 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0640 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0704 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1760 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #16 2051 Pol x 2123 Ac1 - Pin #12 2055 Pol - 2127 Ac1 x 0768 ----- 0800 ----x----- 0832 x----- 1856 ----x--x 0864 ----x----x 0896 ----x----x-----x 0960 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1984 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0992 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 2016 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx ``` LEGEND: X: Programmed Cell -: Erased Cell #### Figure 9. JEDEC File for Control Section ``` *QP20 *QF2194 *G0 *F0 *L0352 111111111111111110111111011111111 *L1280 111111111111111111111100111011101 *L1312 1111111111111111111111011011011101 *L1376 111111111111111011111110111101101 *L1440 111111110111111101111110111101101 *L1536 1111110111111111111111111011101111 *L1568 111111111111111011111110111101111 *L1824 1111110111111111111111111011101101 *L1888 11111111011111110111111111111101101 *C7175 ``` \*51DE Figure 11. Design Input File for Display Section ``` Two Story Elevator Example using a GAL16V8 Display Logic CUPL Source File (Elev_dsp.PLD) NAME Elev_dsp; 0; REV DATE 4/17/86; DESIGNER Dean Suhr; COMPANY Lattice Semiconductor; Display Board; ASSEMBLY LOCATION n/a; /* device */ device g16v8; /* inputs */ /* Call Status pin [2,3] = [L1Call,L2Call]; = [Motion, Direction]; /* Control Status pin [4,5] /* outputs */ DISPLAY DIAGRAMS pin [12] = [UpArrow]; pin [13] = [SegArrow]; pin [14] = [DnArrow]; pin [15,16,17] = [Seg1,Seg2,Seg12]; 2 12 2 2 ``` #### **USING DEVELOPMENT TOOLS** ``` Figure 11. (cont'd) /* logic equations */ UpArrow = Motion & Direction ; SegArrow = L1Call # L2Call ; DnArrow = Motion & !Direction ; /* TABLE INPUTS TABLE OUTPUTS */ table Direction, Motion => Seg1, Seg2, Seg12 { => 'b ::. 'b'101; 'b'00 'b'101; 'b'01 => 'b'101; => 'b'011; => 'b'011; } 'b'10 'b'11 ``` ``` Figure 12. Expanded Product Terms for Display Section ---- Expanded Product Terms DnArrow => !Direction & Motion Seg1 => Direction Seg12 => 0 Seg2 => !Direction SegArrow => L1Call # L2Call UpArrow => Direction & Motion ``` Figure 13. Symbol Table for Display Section \_\_\_\_\_\_ Symbol Table | Pin<br>Pol | Variable<br>Name<br> | Ext | Pin | Type | Pterms<br>Used | Max<br>Pterms | Min<br>Level | |------------|----------------------|-----|-----|------|----------------|---------------|--------------| | | Direction | | 5 | V | _ | _ | _ | | | DnArrow | | 14 | V | 1 | 8 | 1 | | | L1Call | | 2 | V | _ | _ | _ | | | L2Call | | 3 | V | _ | - | _ | | | Motion | | 4 | V | _ | - | _ | | | Seg1 | | 15 | V | 1 | 8 | 1 | | | Seg12 | | 17 | V | 1 | 8 | 1 | | | Seg2 | | 16 | V | 1 | 8 | 1 | | | SegArrow | | 13 | V | 2 | 8 | 1 | | | UpÁrrow | | 12 | V | 1 | 8 | 1 | LEGEND F: field D: default variable M: extended node N: node I: intermediate variable T: function V: variable X: extended variable U: undefined #### Figure 14. 'Fuse' Plot for Display Section ## Fuse Plot Syn 2192 - Ac0 2193 x ``` Pin #15 2052 Pol - 2124 Acl x Pin #19 2048 Pol x 2120 Ac1 - 0000 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1024 -----x----- 1056 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0032 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1088 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0064 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1120 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0096 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1152 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0128 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1216 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0192 xxxxxxxxxxxxxxxxxxxxxxx 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #14 2053 Pol - 2125 Acl x Pin #18 2049 Pol x 2121 Ac1 - 1280 -----x----x----- 0256 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1312 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0288 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0320 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1376 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0352 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0384 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1408 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1440 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0416 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1472 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0448 xxxxxxxxxxxxxxxxxxxxxxxx 1504 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0480 xxxxxxxxxxxxxxxxxxxxxxxxx Pin #17 2050 Pol - 2122 Acl x Pin #13 2054 Pol - 2126 Acl x 1536 x----- 0512 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1568 ----x------ 0544 xxxxxxxxxxxxxxxxxxxxxxxx 0576 xxxxxxxxxxxxxxxxxxxxxxx 1600 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0608 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1664 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0640 xxxxxxxxxxxxxxxxxxxxxxxx 0672 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0704 xxxxxxxxxxxxxxxxxxxxxxx 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 xxxxxxxxxxxxxxxxxxxxxxx 1760 xxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #12 2055 Pol - 2127 Acl x Pin #16 2051 Pol - 2123 Ac1 x 1792 -----x---x----- 0768 ----x--- 0800 xxxxxxxxxxxxxxxxxxxxxxxxx 0832 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1856 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0864 xxxxxxxxxxxxxxxxxxxxxxxxxxx 1888 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0896 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1920 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0928 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1952 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0960 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0992 xxxxxxxxxxxxxxxxxxxxxxxxxx 2016 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX ``` LEGEND: X: Programmed Cell -: Erased Cell #### Figure 15. JEDEC File for Display Section \*9B48 | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | #### **Introduction to GAL Applications** The Lattice Semiconductor GAL family brings new degrees of freedom to the field of logic design. The GAL device is an extremely versatile new PLD whose applications are practically unlimited. Besides the benefit of its many applications, the designer can use GAL devices to replace existing conventional programmable logic and to optimize the design of new products. Throughout previous sections, the designer has become familiar with the GAL concept, and with design techniques and advantages gained when using GAL devices. In this section, a few of the many applications are discussed, ranging from simple logic-gate replacement to complex interfacing and control functions. Each applications example is presented as a GAL design, complete with the required logic function and the actual GAL device logic implementation. The GAL design specification and the actual CUPL or ABEL output for the programmer make the examples complete enough to serve as guides for designers using GAL devices in their own systems. These examples, combined with the GAL design information in the rest of the book, will help designers become comfortable with GAL design. #### **DESCRIPTION** As a beginning example, the implementation of the basic gates: AND, OR, NAND, NOR, XOR, and XNOR (Figure 1) in a GAL16V8 is shown. The NOT function was omitted because its implementation is straightforward. Since 12 inputs and 6 outputs are needed (Figure 2), 2 Output Logic Macrocells (OLMCs) must be configured as dedicated inputs and 6 as dedicated combinational outputs. Programming software automatically handles this task. Active-high or -low outputs are no problem either, because of the programmable polarity feature of the GAL16V8. Because the program has been compiled using CUPL, two files are needed: the logic design input file and the simulation file. For the design input file (Figure 3), an equation must be written for each output, and pin assignments must be made. The simulation file (Figure 4) contains 'vectors' that test the functionality of the device. GAL devices are completely tested at the factory and post-programming yields are guaranteed to be 100%; therefore, device testing is unnecessary. However, since test vectors are useful for design verification, they are included here. The JEDEC file for this particular application is shown in Figure 5. Because of the GAL device's fuse-map compatibility with PAL devices, JEDEC files can be copied directly from PAL device applications into GAL devices. As shown in Figure 6, CUPL software will produce pinout diagrams for your applications. The CUPL 'fuse' plot is shown in Figure 7; note the correspondence between it and the 'fuse' locations of the GAL16V8 logic diagram (Figure 8). ``` Figure 3. CUPL Logic Design Input File /********************** /* */ CUPL INPUT FILE */ /* The basic logic gates implemented in a GAL16V8 */ /* PARTNO 123XYZ; BASICGAT; NAME REV 1; 4/7/86; DATE DESIGNER Jerry; COMPANY Lattice Semiconductor; ASSEMBLY TTL Replacement; LOCATION U4ia: /* inputs */ pin [19,1,2,3,4,5,6,7,8,9,11,12] = [A,B,C,D,E,F,G,H,I,J,K,L]; /* outputs */ pin [18,17,16,15,14,13] = [U,V,W,X,Y,Z]; /* logic equations */ U = A \& B; V = C # D; W = !(E \& F); X = !(G \# H); /* Y = (I & !J) # (!I & J) */ Y = I \$ J; Z = !(K \$ L); /* Z = (K \& L) # (!K \& !L) */ ``` ``` Figure 4. CUPL Simulation File /* */ /* CUPL SIMULATION FILE */ /* The basic logic gates implemented in a GAL16V8 */ /* ********************** PARTNO 123XYZ; NAME BASICGAT; REV 1; 4/7/86; DATE DESIGNER Jerry; COMPANY Lattice Semiconductor; ASSEMBLY TTL Replacement; LOCATION U4ia; /* The Order Statement specifies the layout of the vector table in the simulation output file. %n = n spaces inserted between variables. */ order: A,B,%1,U,%2,C,D,%1,V,%2,E,F,%1,W,%2, G,H,%1,X,%2,I,J,%1,Y,%2,K,L,%1,Z; vectors: /* AB U CD V EF W GH X IJ Y KL Z */ 00 L XX X XX X XX X XX X XX X /* test AND gate 01 L XX X 11 H XX X XX X 00 L XX X XX X XX X XX X /* test OR gate XX X 01 H XX X XX X XX X XX X XX X 10 H XX X XX X XX X XX X XX X XX X 00 H XX X XX X XX X /* test NAND gate */ XX X XX X 01 H XX X XX X XX X XX X XX X XX X 11 L XX X XX X XX X XX X XX X 00 H XX X XX X /* test NOR gate XX X XX X XX X 01 L XX X XX X XX X XX X XX X 10 L XX X XX X XX X XX X XX X XX X 00 L XX X /* test XOR gate */ XX X XX X XX X XX X 01 H XX X XX X XX X XX X XX X 10 H XX X XX X XX X XX X XX X XX X 00 H /* test XNOR gate */ XX X XX X XX X XX X XX X 01 L XX X XX X XX X XX X XX X 11 H ``` #### Figure 5. JEDEC File ``` U4ia Location *QP20 *QF2194 *G0 *F0 *L2176 11111111111111111110 *C2F02 *V0001 OXXXXXXXXXXXXXXLON *V0002 1XXXXXXXXXXXXXXXLON *V0004 X00XXXXXXXXXXXXXXXXXXX *V0007 XXX00XXXXNXXXXXHXXXN *V0008 XXX01XXXXNXXXXXHXXXN *V0009 XXX11XXXXNXXXXXLXXXN *V0010 XXXXX00XXNXXXXHXXXXN *V0011 XXXXX01XXNXXXXLXXXXN *V0012 XXXXX10XXNXXXXLXXXXN *V0013 XXXXXXX00NXXXLXXXXXN *V0014 XXXXXXX01NXXXHXXXXXN *V0015 XXXXXXX10NXXXHXXXXXN *V0016 XXXXXXXXXNOOHXXXXXXN *V0017 XXXXXXXXXN01LXXXXXXN *V0018 XXXXXXXXXN11HXXXXXXN *4E79 ``` ``` Figure 6. CUPL Pinout Diagram ``` ``` ****** ******* *** B * 1 20 * VCC **** BASICGAT *** C * 2 19 * A *** **** D * 3 18 * U *** E * 4 17 * V **** **** **** F * 5 16 * W **** **** **** *** G * 6 15 * X **** *** **** H * 7 14 * Y **** **** I * 8 13 * Z **** **** J * 9 12 * L **** **** GND * 10 11 * K **** *** ******** ``` Syn ``` Figure 7. 'Fuse' Plot ``` 2192 - Ac0 2193 x ``` Pin #19 2048 Pol x 2120 Ac1 - 0000 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0032 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0064 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0128 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0160 xxxxxxxxxxxxxxxxxxxxxxx 0192 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #18 2049 Pol - 2121 Acl x 0256 --x---x----- 0352 xxxxxxxxxxxxxxxxxxxxxxxxxxx 0384 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0416 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0448 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0480 xxxxxxxxxxxxxxxxxxxxxxxx Pin #17 2050 Pol - 2122 Acl x 0512 x----- 0544 ----x----- 0576 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0608 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0640 xxxxxxxxxxxxxxxxxxxxxxx 0672 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0704 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #16 2051 Pol x 2123 Acl x 0768 -----x---x---- 0832 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0864 xxxxxxxxxxxxxxxxxxxxxxx 0896 xxxxxxxxxxxxxxxxxxxxxxxxxxx 0928 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0960 xxxxxxxxxxxxxxxxxxxxxxxxxxx 0992 xxxxxxxxxxxxxxxxxxxxxxx ``` ``` Pin #15 2052 Pol x 2124 Acl x 1024 -----x-----x 1056 -----x-----x 1120 xxxxxxxxxxxxxxxxxxxxxxxx 1216 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1248 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #14 2053 Pol - 2125 Acl x 1280 ----x---x---x 1312 ----x--x--x 1344 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1376 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1440 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1472 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1504 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #13 2054 Pol x 2126 Acl x 1536 ----x-x- 1568 -----x 1600 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1632 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1664 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1696 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1760 xxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #12 2055 Pol x 2127 Ac1 - 1792 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1824 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1888 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1920 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1952 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1984 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx ``` LEGEND X : Programmed Cell Erased Cell #### **DESCRIPTION** In the Basic Gates application on the preceding pages, each 'gate' was directly connected to an output pin. Here, the output registers of the GAL16V8 are used. A simple RS latch, a T (Toggle) flip-flop, a D flip-flop, and A JK flip-flop are incorporated into a GAL16V8 (Figure 1). Each is shown with its truth table and defining equations in Figures 2-5. Note that all 3 flip-flops have synchronous preset (PR) and clear (CLR) inputs, while the RS latch does not. Also, the RS latch is not connected to the clock input; this was done to show the versatility of the GAL16V8 — with a GAL device, the user is not locked in to a specific architecture. The CUPL design input file (Figure 6) and simulation file (Figure 7) are constructed in a manner similar to the Basic Gates example. Each output must be given a distinct name, and any clocked circuit must be denoted with an appropriate extension (.D) in the logic equations. The simulation file is again provided for design verification. This example has some subtle requirements that may not be apparent to the first-time user. When the RS latch is not being tested, it must remain in its latched state with the output levels specified, or with the variable N (not tested) in their place. Also, when executing a preset or clear, remember that it will affect all flip-flops; even those not being tested will still respond. Finally, all output levels should be specified or marked with the variable N; the variable X, which indicates a 'don't care' condition, will not suffice. | COMMENTS | Ō <sub>N+1</sub> | Q <sub>N+1</sub> | QN | R | S | |----------|------------------|------------------|----|---|---| | Invalid | 1 | 1 | 0 | 0 | 0 | | IIIValiu | 1 | - 1 | 1 | 0 | 0 | | Set | 0 | 1 | 0 | 1 | 0 | | Set | 0 | - 1 | 1 | 1 | 0 | | | 1 | 0 | 0 | 0 | 1 | | Reset | 1 | 0 | 1 | 0 | 1 | | | 1 | 0 | 0 | 1 | 1 | | Latch | 0 | 1 | 1 | 1 | 1 | Figure 3. T Flip-Flop | PR | CLR | T | Q <sub>N</sub> | Q,,, | Q <sub>N+1</sub> | COMMENTS | |----|-----|---|----------------|------|------------------|----------| | 1 | 1 | х | × | 1 | 1 | Invalid | | 1 | 0 | × | × | 1 | 0 | Preset | | 0 | 1 | × | х | 0 | 1 | Clear | | 0 | 0 | 0 | 0 | 0 | 1 | Hold | | 0 | 0 | 0 | 1 | 1 | 0 | | | 0 | 0 | 1 | 0 | 1 | 0 | Toggle | | 0 | 0 | 1 | 1 | 0 | 1 | | Figure 4. D Flip-Flop | PR | CLR | D | Q <sub>N</sub> | | Q <sub>N+1</sub> | ă <sub>n+1</sub> | COMMENTS | |----|-----|---|----------------|---|------------------|------------------|----------| | 1 | 1 | Х | х | | 1 | 1 | Invalid | | 1 | 0 | × | × | | 1 | 0 | Preset | | 0 | 1 | х | х | | 0 | 1 | Clear | | 0 | 0 | 0 | 0 | | 0 | 1 | Reset | | 0 | 0 | 0 | 1 | | 0 | 1 | | | 0 | 0 | 1 | 0 | ١ | 1 | 0 | Set | | 0 | 0 | 1 | 1 | | 1 | 0 | Sei | Figure 5. JK Flip-Flop | PR | CLR | J | K | QN | Q <sub>N+1</sub> | ō,,, | COMMENTS | | |----|-----|----------|---|----|------------------|------|----------|--| | 1 | 1 | × | × | x | 1 | 1 | Invalid | | | 1 | 0 | × | × | × | 1 | 0 | Preset | | | 0 | 1 | × | × | х | 0 | 1 | Clear | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Hold | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Reset | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | Heset | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Set | | | 0 | 0 | <b>-</b> | - | 0 | +-,- | 0 | | | | 0 | 0 | ' | , | 1 | 0 | 1 | Toggle | | ``` Figure 6. CUPL Input File /*********************************** /* */ /* CUPL INPUT FILE */ /* Flip-flops and latches implemented in a GAL16V8 */ 456STX; PARTNO NAME FLIPFLOP; REV 1; DATE 4/11/86; DESIGNER Jerry; COMPANY Lattice Semiconductor; ASSEMBLY Clock Board; LOCATION U238; /* RS latch */ pin [2,3,19,18] = [S,R,QST,QSC]; /* T flip-flop */ pin [5,17,16] = [T,QTT,QTC]; /* D flip-flop */ pin [6,15,14] = [D,QDT,QDC]; /* JK flip-flop */ pin [7,8,13,12] = [J,K,QJT,QJC]; /* control */ pin [1,4,9,11] = [CLK,PR,CLR,OE]; /* logic equations */ /* RS latch */ QST = !S # (R & QST); QSC = !R # (S & QSC); /* T flip-flop */ QTT.D = PR # (!CLR & !T & QTT) # (!CLR & T & QTC); QTC.D = CLR # (!PR & !T & QTC) # (!PR & T & QTT); /* D flip-flop */ QDT.D = PR # (D & !CLR); QDC.D = CLR # (!D & !PR); /* JK flip-flop */ QJT.D = PR # (J & QJC & !CLR) # (!K & QJT & !CLR); QJC.D = CLR # (!J & QJC & !PR) # (K & QJT & !PR); ``` ``` Figure 7. CUPL Simulation File /* */ /* CUPL SIMULATION FILE */ /* */ Flip-flops and latches implemented in a GAL16V8 /* /*********************** PARTNO 456STX: NAME FLIPFLOP; REV 1: DATE 4/11/86; DESIGNER Jerry; Lattice Semiconductor; COMPANY ASSEMBLY Clock Board; LOCATION U238; /* The Order statement specifies the layout of the vector table. %n = n spaces inserted between variables. OE, %1, CLK, %2, S, R, %1, QST, QSC, %2, PR, %1, CLR, %2, order: T, %1, QTT, QTC, %2, D, %1, QDT, QDC, %2, J, K, %1, QJT, QJC; vectors: RS-latch T-FF D-FF JK-FF */ /*OE CLK SR QSTQSC PR CLR \mathbf{T} QTTQTC QDTQDC JK QJTQJC */ D 0 Х 01 Η L Х Х Х Χ Х Х Х Х XX Χ Х /* set */ 0 Х Х Х Χ Χ Х Χ Х Χ XX Х Х /* reset */ 10 L Н 0 Х 11 L Η Х Х Х Х Х Х Х Х XX Х Х latch */ 0 Х 10 L Н Х Х Х Х Х Х Х Х XX Χ Χ /* reset */ /* set */ 0 Х 01 Η \mathbf{L} Х Х Х Х Х Х Х Х XX Х Х Х Х /* latch */ 0 Х 11 Η L Х Х Х Х Х Х Х XX Х N 0 L N XX Ν /* preset */ 0 С 11 N N 1 Х Η Х N /* clear */ 0 С 11 N N 0 1 Х L Η Х N N XX N N /* hold */ Х Х Х 0 C 11 N 0 0 0 L Η Х Х XX N С N 0 0 1 Н \mathbf{L} X Х Х XX Х Х /* toggle */ 0 11 N /* hold \mathbf{L} Х Х Х XX Х Х 0 С 11 N N 0 0 0 Н С N 0 0 1 Τ. Η Х Х Х XX Χ Χ /* toggle */ 0 11 N /* toggle */ 0 0 Н Х Х Х XX Χ Х 0 С N 1 L 11 N 0 C N 1 0 11 N Х N N Х Η \mathbf{L} XX N Ν /* preset */ 0 C 11 N N 0 1 Х N N Х L Н N XX N /* clear */ 0 C Ν 0 11 N Х Х Х 0 \mathbf{L} Η XX Х Х 0 C 11 N N 0 0 Х Х Х 1 Η \mathbf{L} XX Х Х /* test */ 0 C 11 N Ν 0 0 Χ Χ Х 1 Н \mathbf{L} XX Х X 0 C 11 N N 0 0 Х X Х 0 L Η XX Х Х 0 С 11 Ν N 1 0 Х N N Х N N XX Η /* preset */ Τ. С 0 11 N N 0 1 Х Ν N Х N N /* clear */ XX L Η С 0 11 N N 0 0 Х Х Х Х Χ Χ 01 \mathbf{L} Η 0 C Х 11 N N 0 0 X X Χ Х Χ 00 L Η /* hold */ 0 C Ν N 0 0 11 X X Х Х Х Х 11 Η L /* toggle */ 0 С 11 N N 0 0 Х X Х Χ Х Χ 10 Η L 0 С 11 Ν N 0 0 X X Х X Х X 00 Η \mathbf{L} /* hold */ 0 С 11 Ν Ν 0 0 X X Χ Χ Χ Χ 11 \mathbf{L} Η /* toggle */ 0 С 11 Ν N 0 0 Х Χ Х Х X Х 10 Η \mathbf{L} 0 С Ν N 0 0 Х Х Х Х X 01 _{\rm L} Η ``` #### DESCRIPTION Shift registers are used in communications circuits and for arithmetic functions. This 6-bit shift register, built with the GAL16V8, can shift data left or right, and load data in serial or parallel manner (Figure 1). Two inputs control the mode, $S_0$ on pin 2 and $S_1$ on pin 3, in accordance with the function table in Figure 2. The serial ports are bidirectional, thus pin 12 is the serial-right input and serial-left output (RILO), while pin 19 is the serial-left input and serial-right output (LIRO). The pinout diagram is shown in Figure 3. As shown in the circuit diagram of Figure 4, the shift register integrates a respectable amount of gates, yet the CUPL programming language makes its implementation straightforward. The design input file is shown in Figure 5, and simulation file in Figure 6. Figure 4. Shift Register Logic Diagram D, -5 D<sub>3</sub> -7 0₁ ─┡ ``` Figure 5. CUPL Design Input File ``` ``` *************** CUPL INPUT FILE */ 6-bit shift register implemented in a GAL16V8 /*********************** PARTNO PTPO: NAME SHFTREG6; REV 1; 4/15/86; DATE DESIGNER Joe Eng; COMPANY Lattice Semiconductor; ASSEMBLY Communications; LOCATION U2; /* inputs */ pin [4..9] = [D0..D5]; pin [2,3] = [S0,S1]; pin [12,19] = [RILO,LIRO]; pin 1 = CLK; = OE: pin 11 /* outputs */ pin [18..13] = [Q0..Q5]; /* logic equations */ !Q0.D = (!S0 \& !S1 \& !Q0) # (S0 \& !S1 \& !Q1) # (!SO & S1 & !LIRO) # (SO & S1 & !DO); !Q1.D = (!S0 \& !S1 \& !Q1) # (S0 \& !S1 \& !Q2) # (!SO & S1 & !QO) # (SO & S1 & !D1); !Q2.D = (!S0 \& !S1 \& !Q2) # (S0 \& !S1 \& !Q3) # (!SO & S1 & !Q1) # (SO & S1 & !D2); !Q3.D = (!S0 \& !S1 \& !Q3) # (S0 \& !S1 \& !Q4) # (!SO & S1 & !Q2) # (SO & S1 & !D3); !Q4.D = (!S0 \& !S1 \& !Q4) # (S0 \& !S1 \& !Q5) # (!S0 & S1 & !Q3) # (S0 & S1 & !D4); !O5.D = (!SO & !S1 & !Q5) # (SO & !S1 & !RILO) # (!SO & S1 & !Q4) # (SO & S1 & !D5); ``` ``` Figure 6. CUPL Simulation File /********************************** /* /* CUPL SIMULATION FILE */ /* 6-bit shift register implemented in a GAL16V8 */ /*********************** PARTNO PIPO; SHFTREG6; NAME REV 1; DATE 4/15/86; Joe Eng; DESIGNER Lattice Semiconductor; COMPANY ASSEMBLY Communications; LOCATION U2: order: S0, %1, S1, %2, D5, %1, D4, %1, D3, %1, D2, %1, D1, %1, D0, %2, RILO, %1, LIRO, %2, Q5, %1, Q4, %1, Q3, %1, Q2, %1, Q1, %1, Q0, %2, CLK, %1, OE; vectors: S D RI LI /* 0 1 5 4 3 2 1 0 LO RO 5 4 3 2 1 0 C OE */ 0 0 0 0 0 0 ХХ /* load 0s */ 1 1 LLLLLL C 0 X X X X X X х х C 0 /* hold */ 0 0 LLLLLL X X ннннн C 0 /* load 1s */ 1 1 1 1 1 1 1 1 \mathbf{X} \mathbf{X} \mathbf{X} \mathbf{X} \mathbf{X} \mathbf{X} х х нннннн C 0 /* hold */ 0 0 0 1 X X X X X X 1 0 HHHHL C 0 /* shift left */ X X X X X X 1 1 0 1 H H H H L H C 0 0 1 X \quad X \quad X \quad X \quad X \quad X 1 1 нннгнн C 0 0 1 X \quad X \quad X \quad X \quad X \quad X 1 1 H H L H H H C 0 0 1 X X X X X X 1 1 HLHHHH C 0 0 1 X X X X X 0 1 LHHHHH C 0 0 1 X X X X X X 1 1 нинини C 0 /* shift right */ 1 0 X X X X X X 0 1 LHHHHH C 0 1 0 X X X X X X 1 1 нгнннн C 0 1 0 X X X X X X 1 1 HHLHHH C 0 1 0 X X X X X X 1 1 нннгнн С 0 C 0 1 0 X X X X X X 1 1 HHHHLH 1 0 X X X X X X 1 0 нннннь C 0 X X X X X X C 0 1 0 1 1 нннннн ``` Here, a 4-bit synchronous up/down counter (Figure 1) implemented in a GAL16V8 provides additional functions of clear and load, which allow the counter to be reset to zero or loaded with any arbitrary value at any time. The pinout diagram is shown in Figure 2. This application was developed with ABEL programming software, and is self-documenting. The truth table for the two control inputs (CNTL<sub>0</sub> and CNTL<sub>1</sub>) that determine the mode of the counter, for example, can be found in the design input file (Figure 3). Unlike CUPL, ABEL programming software provides input and output statements in one file; in this example, the listings have been separated for clarity. Input equations are listed in Figure 4, and test vectors for the counter, also provided by ABEL software, are shown in Figure 5. ``` Figure 3. ABEL Input File module counter title 'ABEL INPUT FILE 4-bit Up/Down counter with Clear Jerry Greiner, Lattice Semiconductor 3/18/86' " device type cntr device 'p16v8r'; " pin names pin 1,7,8,11; CLK, CNTLO, CNTL1, OE I0, I1, I2, I3 pin 2,3,4,5; Q3,Q2,Q1,Q0 pin 16,17,18,19; " constants C,X,Z = .C.,.X.,.Z.; " Counter States S0 = ^b00000; S4 = ^b0100; S8 = ^b1000; S12 = ^b1100; S1 = ^b0001; S5 = ^b0101; S9 = ^b1001; S13 = ^b1101; S2 = ^b0010; S6 = ^b0110; S10= ^b1010; S14 = ^b1110; S3 = ^b0011; S7 = ^b0111; S11= ^b1011; S15 = ^b1111; " Counter Modes Mode = [CNTL1,CNTL0]; Clear = [ 0 , 0 ] ]; Clear - | 0 , 1 Load = [ 0 , 1 Up = [ 1 , 1 Down = [ 1 , 0 ]; ]; ]; ``` ``` Figure 4. ABEL Design Input File equations [Q3,Q2,Q1,Q0] := (Mode == Load) & [I3,I2,I1,I0]; Q3 := (CNTLO & !CNTL1 & I3 # !CNTLO & CNTL1 & !Q0 & !Q1 & !Q2 & !Q3 Q3 !CNTLO & CNTL1 & Q0 & Q1 & Q2 & CNTLO & CNTL1 & !Q0 & !Q1 & !Q2 & Q3 CNTLO & CNTL1 & Q0 & Q1 & Q2 & !Q3 CNTL1 & Q0 & !Q2 & Q3 Q2 & Q3 CNTL1 & !Q1 & CNTL1 & !Q0 & Q1 & Q3); Q2 := (CNTLO & !CNTL1 & I2 # !CNTLO & CNTL1 & !Q0 & !Q1 & !Q2 # !CNTLO & CNTL1 & Q1 & Q2 CNTLO & CNTL1 & !Q1 & Q2 CNTL1 & !Q0 & Q1 & Q2 CNTL1 & Q0 & !Q1 & Q2 # CNTLO & CNTL1 & QO & Q1 & !Q2); Q1 := (CNTLO & !CNTL1 & I1 # !CNTLO & CNTL1 & !Q0 & !Q1 # !CNTLO & CNTL1 & QO & Q1 CNTLO & CNTL1 & !QO & Q1 CNTLO & CNTL1 & Q0 & !Q1); Q0 := (CNTL0 & !CNTL1 & IO # CNTL1 & !Q0); ``` ``` Figure 5. ABEL File Test Vectors ``` ``` test vectors ( [CLK, OE, I3,I2,I1,I0, Mode] -> [Q3,Q2,Q1,Q0] ) X, X, X, X, Clear] -> S0; [C , 0, [ C S1; , 0, X, X, X, X, Up -> [ C -> S2; , 0, X, X, X, X, Up [ C , 0, X, X, X, X, Up -> S3; [ C , 0, X, X, X, X, Up -> S4; [ C , 0, X, X, X, X, Up -> S5; [ C Х, Х, Up -> , 0, Х, Х, ] S6; Х, Х, [ C , 0, Χ, Х, Uр 1 -> S7; [ C Х, Х, , 0, х, х, Uр ] -> S8; Х, Х, Х, [C , 0, Х, Up ] -> S9; Х, [ C Х, Χ, Х, Up , 0, -> S10; [C , 0, Х, Х, Х, Χ, Up 1 -> S11; [ C Х, , 0, Х, Χ, Х, Up -> S12; [ C , 0, Χ, Χ, Χ, Χ, Uр -> S13; , 0, Х, [ C Х, Χ, Х, Up -> S14; [ C , 0, Χ, Χ, Χ, Χ, Up -> S15; , 0, [C Х, Х, Χ, Х, Up -> S0; [ C , 0, Х, Х, Х, Х, Up -> S1; , 0, [C Χ, Х, Χ, -> Χ, Down S0; [ C , 0, Х, Х, Х, Х, Down -> S15; ſC , 0, Χ, Χ, Χ, Χ, Down S14; -> [ C , 0, Х, Х, Х, Χ, Down -> S13; [C Х, Х, Х, Χ, Down -> S12; , 0, įс Х, -> , 0, Х, Х, Χ, Down S11; C Х, , 0, Х, Х, X, Down -> S10; [ C , 0, Х, X, X, X, Down -> S9; [C , 0, Χ, X, X, X, Down -> S8; [C , 0, Х, х, х, X, Down ] S7: Х, X, Down ] [C , 0, Х, Х, S6; Х, ſC , 0, X, X, X, Down ] S5; [C , 0, Х, X, X, X, Down ] -> S4; , 0, X, X, X, [C Х, Down ] -> S3; ľC , 0, X, X, X, Down ] -> Χ, S2; C , 0, Χ, X, X, X, Down ] -> S1; [ C , 0, X, X, X, X, Down ] -> S0; [C , 0, X, X, X, X, Down ] -> S15; [ C , 0, X, X, X, X, Down ] -> S14; , 0, [ C 0, 0, 0, 0, Load ] -> S0; [ C , 0, 1, 1, 1, Load ] -> S15; [ C 1, 0, 1, 0, Load ] -> , 0, S10; ``` end counter In this example, a GAL20V8 implements a seven-bit counter with asynchronous carry-out and load functions. As illustrated in the block diagram (Figure 1) and pinout diagram (Figure 2), the carry-in and carry-out pins make the counter fully cascadable to form larger counters. The CUPL design input files are shown in Figure 3, and simulation files in Figure 4. Note that the counter requires seven registers and one asynchronous output, taking full advantage of the generic architecture of the GAL20V8. £, ``` Figure 3. CUPL Design Input File /*********************** */ /* CUPL INPUT FILE /* */ /* DESIGN INPUT FOR 7-BIT COUNTER */ */ /****************** **/ ALLOWABLE TARGET DEVICE: GAL20V8 */ /********************* PARTNO 7BITCNT ; 7-BIT COUNTER ; NAME REV 01 ; 10/08/85; DATE DESIGNER JERRY GREINER ; COMPANY LATTICE SEMICONDUCTOR ; ASSEMBLY 3A-27 ; LOCATION U06 ; /* CLOCK INPUT */ PIN 1 = CLK ; /* DATAO INPUT */ PIN 2 = D0 ; /* DATA1 INPUT */ PIN 3 = D1 ; PIN 4 = D2 ; /* DATA2 INPUT */ /* DATA3 INPUT */ PIN 5 = D3 ; PIN 6 = D4 ; /* DATA4 INPUT */ /* DATA5 INPUT */ PIN 7 = D5 ; PIN 8 = D6 ; /* DATA6 INPUT */ /* LOAD CONTROL */ PIN 9 = LD ; PIN 10 = CLEAR; /* ASYNCHRONOUS CARRY-IN */ /* OUTPUT ENABLE */ PIN 13 = !OE ; PIN 15 = CARRYOUT ; /* COUNTER MSB */ PIN 16 = Q6 ; PIN 17 = Q5 ; PIN 18 = Q4 ; PIN 19 = Q3 ; PIN 20 = Q2 ; PIN 21 = Q1 ; /* COUNTER LSB */ /* CARRY-IN FOR CASCADING */ PIN 22 = Q0 ; PIN 23 = CARRYIN ; ``` ``` Figure 3. (cont'd) /* LOAD D0 */ /* TOGGLE */ Q0.D = (LD \& D0) # !LD & !QO & CARRYIN) & !CLEAR; /* LOAD D1 */ Q1.D = (LD \& D1) /* TOGGLE */ # !LD& !Q1 & Q0 & CARRYIN # !LD& Q1 & !Q0) & !CLEAR; /* HOLD */ /* LOAD D2 */ /* TOGGLE */ /* HOLD */ /* HOTT Q2.D = (LD \& D2) # !LD& !Q2 & Q1 & Q0 & CARRYIN # !LD& Q2 & !Q1 # !LD& Q2 & !Q0) & !CLEAR; /* LOAD D3 */ Q3.D = (LD \& D3) /* TOGGLE */ # !LD& !Q3 & Q2 & Q1 & Q0 & CARRYIN /* # !LD& Q3 & !Q2 HOLD */ /* # !LD& Q3 & !Q1 HOLD HOLD */ # !LD& Q3 & !Q0) & !CLEAR; /* /* LOAD D4 */ Q4.D = (LD & D4) /* TOGGLE */ # !LD& !Q4& Q3 & Q2 & Q1 & Q0 & CARRYIN /* # !LD& Q4 & !Q3 HOLD */ /* # !LD& Q4 & !Q2 HOLD */ /* # !LD& Q4 & !Q1 HOLD */ # !LD& Q4 & !Q0) & !CLEAR; /* HOLD */ Q5.D = (LD \& D5) /* LOAD D5 */ # !LD& !Q5& Q4 & Q3 & Q2 & Q1 & Q0 /* TOGGLE */ & CARRYIN /* # !LD& Q5 & !Q4 HOLD */ /* HOLD */ # !LD& Q5 & !Q3 ·/* HOLD */ # !LD& Q5 & !Q2 /* # !LD& Q5 & !Q1 HOLD */ /* # !LD& Q5 & !Q0) & !CLEAR; HOLD /* LOAD D6 */ 06.D = (LD \& D6) # !LD& !Q6& Q5 & Q4 & Q3 & Q2 & Q1 & Q0 /* TOGGLE */ & CARRYIN /* # !LD& Q6 & !Q5 HOLD */ /* # !LD& Q6 & !Q4 HOLD */ /* # !LD& Q6 & !Q3 HOLD */ /* HOLD */ # !LD& Q6 & !Q2 /* HOLD */ # !LD& Q6 & !Q1 # !LD& Q6 & !Q0) & !CLEAR; HOLD */ CARRYOUT = !LD & Q6 & Q5 & Q4 & Q3 & Q2 & Q1 & Q0 & CARRYIN; /* CARRY-OUT */ ``` #### 7-BIT COUNTER WITH LOAD AND CARRY I ``` Figure 4. CUPL Simulation File /* CUPL INPUT FILE */ /* SIMULATION FOR 7-BIT COUNTER /********************************** ALLOWABLE TARGET DEVICE: GAL20V8 PARTNO 7BITCNT ; 7-BIT COUNTER ; NAME REV 01 ; DATE 10/08/85; DESIGNER JERRY GREINER ; COMPANY LATTICE SEMICONDUCTOR ; ASSEMBLY 3A-27 ; LOCATION U06 ; ORDER: CLK, !OE, CLEAR, LD, CARRYIN, D6, D5, D4, D3, D2, D1, D0, Q6, Q5, Q4, Q3, Q2, Q1, Q0, CARRYOUT; ``` ``` Figure 4. (cont'd) VECTORS: $msg" C "; 0 "; $msg" C ! C С $msg" L O L L I DDDDDDD QQQQQQQ U "; $msg" K E R D N 6543210 6543210 T "; ----- "; $msq" O 1 X X X XXXXXXX ZZZZZZZ X /* TEST HI-Z */ 0 1 X X XXXXXXX LLLLLLL L /* TEST CLEAR */ /* LOAD ONES 0 0 1 X 1111111 HHHHHHH L 0 0 1 X 0000000 LLLLLLL L /* LOAD ZEROS */ 0 0 0 1 XXXXXXX LLLLLLH L /* COUNT=1 */ 0 1 XXXXXXX LLLLLHL L /* COUNT=2 */ 0 1 XXXXXXX LLLLLHH L /* COUNT=3 */ 0 1 XXXXXXX LLLLHLL L /* COUNT=4 */ С С 0 0 /* COUNT=5 */ 0 1 XXXXXXX LLLLHLH L /* COUNT=6 */ С 0 1 XXXXXXX LLLLHHL L 0 /* COUNT=7 */ C 0 0 1 XXXXXXX LLLLHHH L /* COUNT=8 */ С 0 0 1 XXXXXXX LLLHLLL L /* COUNT=9 */ С 0 1 XXXXXXX LLLHLLH L 0 /* COUNT=10 */ С 0 0 0 1 XXXXXXX LLLHLHL L /* COUNT=11 */ С 0 1 XXXXXXX LLLHLHH L 0 0 С /* COUNT=12 0 1 XXXXXXX LLLHHLL L 0 0 /* COUNT=13 С 0 0 0 1 XXXXXXX LLLHHLH L /* COUNT=14 С 0 0 0 1 XXXXXXX LLLHHHL L /* COUNT=15 С 0 0 0 1 XXXXXXX LLLHHHH L */ 0 0 0 1 XXXXXXX LLHLLLL L /* COUNT=16 */ 0 0 0 1 XXXXXXX LLHLLLH L /* COUNT=17 0 0 0 1 XXXXXXX LLHLLHL L /* COUNT=18 */ 0 0 0 1 XXXXXXX LLHLLHH L /* COUNT=19 */ 0 0 0 1 XXXXXXX LLHLHLL L /* COUNT=20 */ 0 0 0 1 XXXXXXX LLHLHLH L /* COUNT=21 */ 0 0 0 1 XXXXXXX LLHLHHL L /* COUNT=22 */ С С 0 0 0 1 XXXXXXX LLHLHHH L /* COUNT=23 */ С 0 0 0 1 XXXXXXX LLHHLLL L /* COUNT=24 */ С 0 0 0 1 XXXXXXX LLHHLLH L /* COUNT=25 */ С 0 0 0 1 XXXXXXX LLHHLHL L /* COUNT=26 */ С 0 0 0 1 XXXXXXX LLHHLHH L /* COUNT=27 */ С 0 0 0 1 XXXXXXX LLHHHLL L /* COUNT=28 */ С 0 0 0 1 XXXXXXX LLHHHLH L /* COUNT=29 */ С 0 0 0 1 XXXXXXX LLHHHHL L /* COUNT=30 */ 0 0 0 1 XXXXXXX LLHHHHH L /* COUNT=31 */ 0 0 0 1 XXXXXXX LHLLLLL L /* COUNT=32 */ 0 0 0 1 XXXXXXX LHLLLLH L /* COUNT=33 */ 0 0 1 X 0111111 LHHHHHH L /* LOAD=63 TO OBSERVE MSB TOGGLE */ 0 0 0 1 XXXXXXX HLLLLLL L /* COUNT=64, OBSERVE MSB */ 0 0 1 XXXXXXX HLLLLLH L /* COUNT=65, OBSERVE MSB */ 0 1 X 1111110 HHHHHHL L /* LOAD=126 TO OBSERVE CARRY */ /* COUNT=127, OBSERVE CARRY */ 0 0 0 1 XXXXXXX HHHHHHH H C 0 0 0 1 XXXXXXX LLLLLLL L /* COUNT=0, OBSERVE CARRY ``` ### MEMORY ADDRESS DECODER # LATTICE #### **DESCRIPTION** Address decoding is a very common application of programmable logic devices. This example has been reprinted (with a few modifications) from the "ABEL Applications Guide," with the permission of Data I/O Corporation, Redmond, WA. The purpose of this GAL16V8 decoder is to monitor the high-order bits of a 16-bit address bus and select the correct memory or I/O device based on the value of these address bits, as illustrated in Figure 1. The memory map is shown in Figure 2. The logic design input file for the decoder is shown in Figure 3. Note that the program utilizes an intermediate variable, "Address," and relational operators to make the program more readable. Reduced equations provided by the software are shown in Figure 4, and ABEL's document generator draws the pinout diagram (Figure 5), as ``` Figure 3. ABEL Input File module addrdec2 'ABEL INPUT FILE title Address Decoder for a 6809 CPU System reprinted with permission from Data I/O Corp. Jerry April 8, 1986 Lattice Semiconductor Corp.' "device declaration "location keyword device code U04 device 'P16V8S'; "pin declaration A11, A12, A13, A14, A15 pin 2,3,4,5,6; ROM1, ROM2, IO, DRAM pin 16,17,18,19; "constant declaration = 1,0,.X.; H,L,X Address = [A15,A14,A13,A12, A11,X,X,X, X,X,X,X,X,X,X,X,X]; equations !DRAM = (Address <= ^hDFFF); "DRAM selected when Address " less than or equal to DFFF ! IO = (Address >= ^hE000) & "IO selected when Address greater (Address <= ^hE7FF); " than or equal to E000 but less " than or equal to E7FF !ROM2 = (Address >= ^hF000) & "ROM2 selected when Address (Address <= ^hF7FF); " greater than or equal to F000 " but less than or equal to F7FF !ROM1 = (Address >= ^hF800); "ROM1 selected when Address " greater than or equal to F800 test_vectors (Address -> [ROM1,ROM2,IO,DRAM]) ^h0000 -> [ Η, Η, " select DRAM Н, L ]; -> [ L ]; ^h5555 н, Н, Н, Η, ^hAAAA -> [ Η, L ]; ** ** Η, Н, -> [ Н, Η, L ]; .. •• ^hDFFF L, ^hE000 <del>-</del>> [ Η, Н, H ]; " select L, -> [ Η, H ]; ^hE7FF 11 Η, 10 ^hE800 -> [ Η, Η, H ]; ** н, (not -> [ Η, Η, ^hEFFF Η, ** H ]; used) " select ^hF000 <del>-</del>> [ Η, L, Η, H ]; Н, L, Н, <del>-</del>> [ " ROM2 ^hF7FF H ]; Η, L, Η, H ]; " select ^hF800 -> [ ^hFFFF -> [ H ]; " ROM1 L, Η, Η, end addrdec2 ``` ``` Figure 4. Reduced Equations ABEL(tm) Version 1.19 - Document Generator Address Decoder for a 6809 CPU System reprinted with permission from Data I/O Corp. April 8, 1986 Jerry Lattice Semiconductor Corp. Equations for Module addrdec2 Device U04 Reduced Equations: DRAM = (A13 \& A14 \& A15); IO = !(!A11 \& !A12 \& A13 \& A14 \& A15); ROM2 = !(!A11 \& A12 \& A13 \& A14 \& A15); ROM1 = (!A15) # !A14 & A15 # !A13 & A14 & A15 # !A12 & A13 & A14 & A15 # !A11 & A12 & A13 & A14 & A15); ``` ### Figure 5. Pinout Diagram ABEL(tm) Version 1.19 - Document Generator Address Decoder for a 6809 CPU System reprinted with permission from Data I/O Corp. Jerry April 8, 1986 Lattice Semiconductor Corp. Chip diagram for Module addrdec2 Device U04 end of module addrdec2 The barrel shifter (Figure 1) is a specialized shift register that rotates data a selectable number of bit positions out of the most-significant bit and back into the least-significant bit — thus the name. Typical applications of a barrel shifter are floating-point arithmetic and display rotation on a graphics terminal. Since our barrel shifter has 8 data inputs and 8 registered outputs, as well as control signals, the GAL20V8 is the PLD of choice. The shift-select inputs $(S_0,S_1,S_2)$ determine the number of positions shifted, as described in the function table of Figure 2. The block diagram is shown in Figure 3. The clock (CLK) input gates input data synchronously to the output registers, and the output enable (OE) allows tri-state buffering of the Q outputs. The one remaining input is used for a reset (RS) function. The ABEL design input files shown in Figure 4 may appear tedious, but simply enumerate the eight different bit-shift possibilities for each output. Reduced equations are provided in Figure 5, and ABEL draws the pinout diagram in Figure 6. Figure 1. Barrel Shift Rotation Figure 2. Function Table S<sub>1</sub> S Q7 Q<sub>6</sub> Q1 Q<sub>5</sub> Q<sub>4</sub> Q<sub>3</sub> Q<sub>2</sub> $Q_0$ D<sub>7</sub> $D_3$ $D_0$ $D_4$ $\mathsf{D}_2$ D٦ n 0 n $D_6$ $D_5$ $D_3$ $\mathsf{D}_0$ $D_4$ $D_2$ $D_1$ 0 $D_7$ 0 1 $D_6$ $D_5$ $D_5$ $D_4$ $D_3$ $D_2$ $D_0$ $D_6$ 0 1 0 $D_1$ $D_7$ $D_4$ $D_3$ $D_0$ $D_6$ $D_5$ $\mathsf{D}_2$ $D_1$ 0 $D_7$ $D_2$ $D_0$ 0 $D_3$ $D_1$ $D_7$ $D_6$ $D_5$ $D_4$ $D_4$ 0 $D_2$ $D_1$ $D_0$ $D_7$ $D_6$ $D_5$ $D_3$ 0 $D_1$ $D_0$ $D_7$ $D_6$ $D_5$ $D_4$ $D_3$ $D_2$ $D_7$ $D_5$ $\mathsf{D}_2$ $D_1$ $D_4$ $D_3$ $D_6$ ``` Figure 4. ABEL Input File module barrel_shifter 8; 'ABEL INPUT FILE title 8-bit Barrel Shifter in a GAL20V8 April 16, 1986 Lattice Semiconductor Joe Eng' "device declaration "location keyword device code 'P20V8R'; U9 device "pin declaration "inputs D7, D6, D5, D4, D3, D2, D1, D0 pin 4, 5, 6, 7, 8, 9, 10, 11; CLK pin 1; "outputs Q7,Q6,Q5,Q4,Q3,Q2,Q1,Q0 pin 22,21,20,19,18,17,16,15; "control S2,S1,S0 pin 23,2,3; " selects 0-7 bit shift RS pin 14; " resets all outputs to 0 pin 14; " resets all output enable OΕ "constant declaration X = .X.; " simplify 'don't care' constant C = .C.; " simplify 'clock' constant ``` ``` Figure 4. (cont'd) equations Q0 := !RS & ((!S2 & !S1 & !S0 & D0) # (!S2 & !S1 & S0 & D7) # (!S2 & S1 & !S0 & D6) # (!S2 & S1 & S0 & D5) # (S2 & !S1 & !S0 & D4) # (S2 & !S1 & S0 & D3) # (S2 & S1 & !S0 & D2) # (S2 & S1 & S0 & D1)); Q1 := !RS & ((!S2 & !S1 & !S0 & D1) (!S2 & !S1 & S0 & D0) (!S2 & S1 & !S0 & D7) (!S2 & S1 & S0 & D6) (S2 & !S1 & !S0 & D5) (S2 & !S1 & S0 & D4) (S2 & S1 & !S0 & D3) # (S2 & S1 & S0 & D2)); Q2 := !RS & ((!S2 & !S1 & !S0 & D2) (!S2 & !S1 & S0 & D1) # (!S2 & S1 & !S0 & D0) # (!S2 & S1 & S0 & D7) # (S2 & !S1 & !S0 & D6) # (S2 & !S1 & S0 & D5) # (S2 & S1 & !S0 & D4) # (S2 & S1 & S0 & D3)); Q3 := !RS & ((!S2 & !S1 & !S0 & D3) (!S2 & !S1 & S0 & D2) # (!S2 & S1 & !S0 & D1) # (!S2 & S1 & S0 & D0) # (S2 & !S1 & !S0 & D7) # (S2 & !S1 & S0 & D6) # (S2 & S1 & !S0 & D5) # (S2 & S1 & S0 & D4)); Q4 := !RS & ((!S2 & !S1 & !S0 & D4)) (!S2 & !S1 & S0 & D3) (!S2 & S1 & !S0 & D2) (!S2 & S1 & S0 & D1) (S2 & !S1 & !S0 & D0) # (S2 & !S1 & S0 & D7) # (S2 & S1 & !S0 & D6) # (S2 & S1 & S0 & D5)); ``` ``` Figure 4. (cont'd) Q5 := !RS & ((!S2 & !S1 & !S0 & D5) # (!S2 & !S1 & S0 & D4) (!S2 & S1 & !S0 & D3) (!S2 & S1 & S0 & D2) (S2 & !S1 & !S0 & D1) (S2 & !S1 & S0 & D0) (S2 & S1 & !S0 & D7) (S2 & S1 & S0 & D6)); Q6 := !RS & ((!S2 & !S1 & !S0 & D6) (!S2 & !S1 & S0 & D5) # (!S2 & S1 & !S0 & D4) (!S2 & S1 & S0 & D3) (S2 & !S1 & !S0 & D2) (S2 & !S1 & S0 & D1) (S2 & S1 & !S0 & D0) (S2 & S1 & S0 & D7)); Q7 := !RS & ((!S2 & !S1 & !S0 & D7) (!S2 & !S1 & S0 & D6) (!S2 & S1 & !S0 & D5) (!S2 & S1 & S0 & D4) (S2 & !S1 & !S0 & D3) (S2 & !S1 & S0 & D2) (S2 & S1 & !S0 & D1) # (S2 & S1 & S0 & D0)); test vectors ([CLK,OE,RS,S2,S1,S0,D7..D0] -> [Q7..Q0]) C ** LORS S D K E S 2 1 0 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 [C,0,1,X,X,X,X,X,X,X,X,X,X,X] \rightarrow [0,0,0,0,0,0,0,0]; " set [C,0,0,0,0,0,0,0,0,0,1,1,1,1] \rightarrow [0,0,0,0,1,1,1,1]; no shift [C,0,0,0,0,1,1,1,1,1,0,0,0,0] \rightarrow [1,1,1,0,0,0,0,1]; shift 1 [C,0,0,0,1,0,0,0,0,0,1,1,1,1] \rightarrow [0,0,1,1,1,1,0,0]; 2 [C,0,0,0,1,1,1,1,1,1,0,0,0,0] \rightarrow [1,0,0,0,0,1,1,1]; ** 3 [C,0,0,1,0,0,0,0,0,0,1,1,1,1] \rightarrow [1,1,1,1,0,0,0,0]; " 4 [C,0,0,1,0,1,1,1,1,1,0,0,0,0] \rightarrow [0,0,0,1,1,1,1,0]; ** 5 [C,0,0,1,1,0,0,0,0,0,1,1,1,1] \rightarrow [1,1,0,0,0,0,1,1]; ** 6 [C,0,0,1,1,1,1,1,1,1,0,0,0,0] \rightarrow [0,1,1,1,1,0,0,0]; end barrel shifter 8 ``` ``` Figure 5. Reduced Equations ABEL(tm) Version 1.19 - Document Generator 8-bit Barrel Shifter in a GAL20V8 April 16, 1986 Lattice Semiconductor Joe Eng Equations for Module barrel_shifter_8 Device U9 Reduced Equations: Q0 := (D0 & !RS & !S0 & !S1 & !S2 # D1 & !RS & S0 & S1 & S2 # D2 & !RS & !S0 & S1 & S2 # D3 & !RS & S0 & !S1 & S2 # D4 & !RS & !S0 & !S1 & S2 # D5 & !RS & S0 & S1 & !S2 # D6 & !RS & !S0 & S1 & !S2 # D7 & !RS & S0 & !S1 & !S2); Q1 := (D0 & !RS & S0 & !S1 & !S2 # D1 & !RS & !S0 & !S1 & !S2 # D2 & !RS & S0 & S1 & S2 # D3 & !RS & !S0 & S1 & S2 # D4 & !RS & S0 & !S1 & S2 # D5 & !RS & !S0 & !S1 & S2 # D6 & !RS & S0 & S1 & !S2 # D7 & !RS & !S0 & S1 & !S2); Q2 := (D0 & !RS & !S0 & S1 & !S2 # D1 & !RS & S0 & !S1 & !S2 D2 & !RS & !S0 & !S1 & !S2 # D3 & !RS & S0 & S1 & S2 # D4 & !RS & !S0 & S1 & S2 # D5 & !RS & S0 & !S1 & S2 # D6 & !RS & !S0 & !S1 & S2 # D7 & !RS & S0 & S1 & !S2); Q3 := (D0 & !RS & S0 & S1 & !S2 # D1 & !RS & !S0 & S1 & !S2 # D2 & !RS & S0 & !S1 & !S2 # D3 & !RS & !S0 & !S1 & !S2 # D4 & !RS & S0 & S1 & S2 # D5 & !RS & !S0 & S1 & S2 # D6 & !RS & S0 & !S1 & S2 # D7 & !RS & !S0 & !S1 & S2); ``` #### Figure 5. (cont'd) ``` Q4 := (D0 & !RS & !S0 & !S1 & S2 # D1 & !RS & S0 & S1 & !S2 # D2 & !RS & !S0 & S1 & !S2 # D3 & !RS & S0 & !S1 & !S2 # D4 & !RS & !S0 & !S1 & !S2 # D5 & !RS & S0 & S1 & S2 # D6 & !RS & !S0 & S1 & S2 Q5 := (D0 & !RS & S0 & !S1 & S2 # D1 & !RS & !S0 & !S1 & S2 # D2 & !RS & S0 & S1 & !S2 # D3 & !RS & !S0 & S1 & !S2 # D4 & !RS & SO & !S1 & !S2 # D5 & !RS & !S0 & !S1 & !S2 # D6 & !RS & S0 & S1 & S2 # D7 & !RS & !S0 & S1 & S2); Q6 := (D0 & !RS & !S0 & S1 & S2 # D1 & !RS & S0 & !S1 & S2 # D2 & !RS & !S0 & !S1 & S2 # D3 & !RS & S0 & S1 & !S2 # D4 & !RS & !S0 & S1 & !S2 # D5 & !RS & S0 & !S1 & !S2 # D6 & !RS & !S0 & !S1 & !S2 # D7 & !RS & S0 & S1 & S2); Q7 := (D0 & !RS & S0 & S1 & S2 # D1 & !RS & !S0 & S1 & S2 # D2 & !RS & S0 & !S1 & S2 # D3 & !RS & !S0 & !S1 & S2 # D4 & !RS & S0 & S1 & !S2 # D5 & !RS & !S0 & S1 & !S2 # D6 & !RS & S0 & !S1 & !S2 # D7 & !RS & !S0 & !S1 & !S2); ``` GND 12 OE 13 ATTICE Widely used in computer and data communications circuits, multiplexers route one of several input banks to an output, based on the condition of select inputs. This particular version has 4 input banks, each 4-bits wide (Figure 1); therefore, two select lines are required to choose 1 of 4 inputs, as shown in the function table of Figure 2. Possible applications for our multiplexer include bus selection in a multibus computer environment, or data manipulation in an arithmetic/logic circuit. With a total of 16 multiplexer inputs and two Select inputs, this design is well suited for the GAL20V8. The pinout chosen for this example is shown in Figure 3; actual pin placement of the multiplexer outputs is not critical since the versatility of the GAL20V8 allows the designer to choose that combination of output pins that best suits the board layout. The device was programmed using ABEL; the logic design input files are shown in Figure 4, with reduced equations shown in the document-generator file of Figure 5. The 'fuse' map is shown in Figure 6. Figure 2. Function Table | S <sub>1</sub> | S <sub>0</sub> | A <sub>OUT</sub> | B <sub>OUT</sub> | C <sub>OUT</sub> | D <sub>OUT</sub> | |----------------|----------------|------------------|------------------|------------------|------------------| | 0 | 0 | A <sub>0</sub> | Bo | Co | Do | | 0 | 1 | A <sub>1</sub> | B <sub>1</sub> | C, | $D_1$ | | 1 | 0 | A <sub>2</sub> | B <sub>2</sub> | C <sub>2</sub> | $D_2$ | | 1 | 1 | A <sub>3</sub> | $B_3$ | $C_3$ | $D_3^2$ | ``` Figure 4. ABEL Input File module quad 4to1 mux title 'ABEL INPUT FILE Quad 4 to 1 Multiplexer in a GAL20V8 April 17, 1986 Lattice Semiconductor Joe Eng' "device declaration "location keyword device code U8 device 'P20V8S'; "pin declaration "inputs A0,A1,A2,A3 pin 1,2,3,4; B0,B1,B2,B3 pin 5,6,7,8; C0,C1,C2,C3 pin 9,10,11,13; D0,D1,D2,D3 pin 14,15,16,17; "outputs Aout, Bout, Cout, Dout pin 21,20,19,18; "control S0,S1 pin 22,23; equations Aout = (!S1 & !S0 & A0) # (!S1 & S0 & A1) # (S1 & !S0 & A2) # (S1 & S0 & A3); Bout = (!S1 & !S0 & B0) # (!S1 & S0 & B1) # (S1 & !S0 & B2) # (S1 & S0 & B3); Cout = (!S1 & !S0 & C0) # (!S1 & S0 & C1) # (S1 & !S0 & C2) # (S1 & S0 & C3); Dout = (!S1 & !S0 & D0) # (!S1 & S0 & D1) # (S1 & !S0 & D2) # (S1 & S0 & D3); test_vectors ([S1,S0,A0,A1,A2,A3,B0,B1,B2,B3,C0,C1,C2,C3,D0,D1,D2,D3] -> [Aout, Bout, Cout, Dout]) в с C D D outputs "SSA A B "100123012301230123 ABCD select "A0,B0,C0,D0 [0,0,1,0,0,0,0,1,0,0,0,1,0,0,0,0,1] \rightarrow [1,0,0,0]; [0,1,1,0,0,0,0,1,0,0,0,0,1,0,0,0,0,1] \rightarrow [0,1,0,0]; "A1,B1,C1,D1 "A2,B2,C2,D2 [1,0,1,0,0,0,0,1,0,0,0,1,0,0,0,0,1] \rightarrow [0,0,1,0]; [1,1,1,0,0,0,0,1,0,0,0,1,0,0,0,0,1] \rightarrow [0,0,0,1]; "A3,B3,C3,D3 "A0,B0,C0,D0 [0,0,1,1,1,0,1,1,0,1,1,0,1,1,1,1] \rightarrow [1,1,1,0]; [0,1,1,1,1,0,1,1,0,1,1,0,1,1,1,1] \rightarrow [1,1,0,1]; "A1, B1, C1, D1 [1,0,1,1,1,0,1,1,0,1,1,0,1,1,0,1,1,1] \rightarrow [1,0,1,1]; "A2, B2, C2, D2 [1,1,1,1,1,0,1,1,0,1,1,0,1,1,1,1] \rightarrow [0,1,1,1]; "A3,B3,C3,D3 ``` ### Figure 5. Reduced Equations ``` ABEL(tm) Version 1.19 - Document Generator Quad 4 to 1 Multiplexer in a GAL20V8 April 17, 1986 Lattice Semiconductor Joe Eng Equations for Module quad_4to1_mux ``` Device U8 ## Reduced Equations: ``` Aout = (A0 & !S0 & !S1 # A1 & S0 & !S1 # A2 & !S0 & S1 # A3 & S0 & S1); Bout = (B0 & !S0 & !S1 # B1 & S0 & !S1 # B2 & !S0 & S1 # B3 & S0 & S1); Cout = (C0 & !S0 & !S1 # C1 & S0 & !S1 # C2 & !S0 & S1 # C3 & S0 & S1); Dout = (D0 & !S0 & !S1 # C3 & S0 & S1); ``` # D3 & S0 & S1); #### Figure 6. 'Fuse' Map ``` QP24* QF2706* L0000 1111101110111111111111111111111111111100 L2560 01111000* L2632 1* L2633 L2634 0* L2635 L2636 L2637 L2638 L2639 L2640 L2704 10* V0001 10000100001N00001LLLH00N* V0002 10000100001N00001LLHL10N* V0003 10000100001N00001LHLL01N* V0004 10000100001N00001HLLL11N* V0005 11101101101N10111LHHH00N* V0006 11101101101N10111HLHH10N* V0007 11101101101N10111HHLH01N* V0008 11101101101N10111HHHL11N* C5127* ``` Encoding is the process of converting several lines of input data into a compact code. This code is then either transmitted along a system bus (usually of limited capacity) to be decoded elsewhere, or stored in memory for future use. A priority encoder functions as a normal encoder when only one input is active; that input's code appears at the output. When more than one input is active, the priority encoder selects the input with the highest priority, ignoring all others. The priority structure is set by the logic equations programmed into the GAL16V8. and the user then makes the appropriate pin assignments. Our priority encoder (Figure 1) has a few extra features to enhance its capabilities. Both an input enable and an output enable are included to allow for independent control by the input and output circuits. Additionally, a group strobe (GS) output signal is provided to notify the output circuit when a valid output code is present. The truth table for the encoder is shown in Figure 2, and GAL16V8 pinout diagram in Figure 3. The logic equations for this circuit are quite long. Fortunately, the CUPL programming language, which was used for this example, allows shortcuts in the logic description. As shown in the design input file (Figure 4), the equation for $Y_0$ has been written in long form. $Y_1$ and Y<sub>2</sub> were considerably easier to write, thanks to the use of the 'equality operator.' The simulation file is shown in Figure 5, and CUPL provides the expanded product terms in Figure 6. The symbol table, which lays out the pin definitions and variable names in tabular form, is shown in Figure 7. ``` Figure 4. Design Input File /************************************* /* CUPL INPUT FILE */ /* /* */ GAL16V8 - 8 Line to 3 Line Priority Encoder */ ***************** PARTNO 803PLD: NAME 8 3ENCOD; REV 1; DATE 4/18/86; DESIGNER Jerry; Lattice Semiconductor; COMPANY Interface Board; ASSEMBLY LOCATION U09; /* inputs */ pin [2..9] = [D0..7]; /* Enable Input,Output Enable */ pin [1,11] = [EI,OE]; /* outputs */ pin [15..17] = [Y0..2]; /* Group Strobe */ pin 19 = GS; /* logic equations */ YO = (!EI & !OE) & ((D0 & !D1) (DO & D1 & D2 & !D3) # (DO & D1 & D2 & D3 & D4 & !D5) # (DO & D1 & D2 & D3 & D4 & D5 & D6 & !D7) # (DO & D1 & D2 & D3 & D4 & D5 & D6 & D7)); Y1 = (!EI & !OE) & ((D0 & D1 & !D2) # /* shorthand version using */ [D0..2]:& & !D3 # [D0..5]:& & !D6 # /* the equality operator */ [D0..6]:& & !D7 # [D0..7]:&); Y2 = (!EI \& !OE) \& ([D0..3]:& & !D4 # [D0..4]:& & !D5 # [D0..5]:& & !D6 # [D0..6]:& & !D7 # [D0..7]:&); GS = EI # OE # [D0..7]:&; ``` ``` Figure 5. Simulation File /*********************************** /* */ */ /* CUPL SIMULATION FILE /* */ GAL16V8 - 8 Line to 3 Line Priority Encoder /* /*********************** PARTNO 803PLD; NAME 8 3ENCOD; REV 1; DATE 4/18/86; DESIGNER Jerry; COMPANY Lattice Semiconductor; ASSEMBLY Interface Board; LOCATION U09; order: EI, %1, OE, %2, D0, %1, D1, %1, D2, %1, D3, %1, D4, %1, D5, %1, D6, %1, D7, %2, Y2, %1, Y1, %1, Y0, %2, GS; vectors: D D Y Y /* EI OE 0 1 2 3 4 5 6 7 2 1 0 GS */ L L L H /* test Enable Input */ 1 X X X X X X X X X X 1 X X X X X X X X L L L H /* test Output Enable */ 1 1 1 1 1 1 1 1 ннн /* all inputs high */ Н 0 0 0 0 0 0 0 0 0 0 L L L L test /* 0 0 1 0 0 0 0 0 0 0 LLH \mathbf{L} priority 0 0 1 1 0 0 0 0 0 0 LHL L function 0 0 1 1 1 0 0 0 0 0 LHH L 0 0 1 1 1 1 0 0 0 0 HLL L 0 0 1 1 1 1 1 0 0 0 HLH L 0 0 1 1 1 1 1 1 0 0 HHL L 1 1 1 1 1 1 1 0 ннн ``` ``` Figure 6. Expanded Product Terms CUPL DOCUMENTATION FILE ************************** 8 3ENCOD ************************** 2.10Bl CUPL Device g16v8s Library DLIB-d-55-8 Fri Apr 18 15:52:32 1986 Created Name 8 3ENCOD 803PLD Partno Revision Date 4/18/86 Designer Jerry Lattice Semiconductor Company Assembly Interface Board 1109 Location _____ Expanded Product Terms ______ GS => EI # OE # DO & D1 & D2 & D3 & D4 & D5 & D6 & D7 YO => DO & !D1 & !EI & !OE # DO & D1 & D2 & !D3 & !EI & !OE # DO & D1 & D2 & D3 & D4 & !D5 & !EI & !OE # DO & D1 & D2 & D3 & D4 & D5 & D6 & !EI & !OE Y1 => DO & D1 & !D2 & !EI & !OE # D0 & D1 & D2 & !D3 & !EI & !OE # DO & D1 & D2 & D3 & D4 & D5 & !EI & !OE Y2 => DO & D1 & D2 & D3 & !EI & !OE ``` Figure 7. Symbol Table Symbol Table | Pin Variable<br>Pol Name | Ext<br> | Pin | Type | Pterms<br>Used | Max<br>Pterms | Min<br>Level | |--------------------------|---------|-----|------|----------------|---------------|--------------| | DO | | 2 | V | - | - | _ | | D1 | | 3 | V | _ | _ | _ | | D2 | | 4 | V | _ | - | _ | | D3 | | 5 | V | - | - | _ | | D4 | | 6 | V | - | _ | - | | D5 | | 7 | V | - | - | _ | | D6 | | 8 | V | - | _ | - | | D7 | | 9 | V | - | - | - | | EI | | 1 | V | - | - | - | | GS | | 19 | V | 3 | 8 | 1 | | OE | | 11 | V | - | - | - | | YO | | 15 | V | 4 | 8 | 1 | | Y1 | | 16 | V | 3 | 8 | 1 | | Y2 | | 17 | V | 1 | 8 | 1 | F: field D: default variable M: extended node N: node I: intermediate variable T: function V: variable X: extended variable U: undefined LEGEND The GAL16V8 is used to implement a password decoder for use in systems where restricted access is critical. Extremely difficult to 'crack,' this password decoder permits access only when it encounters a correct sequence of input variables and internal states. The device is configured as a state machine within a state machine. The first state machine, or master sequencer, verifies when an expected state is reached in the second machine, or slave sequencer. Then it increments to the next state and monitors the slave sequencer for the next expected state. The slave sequencer tests the inputs and internal states for the expected state or sequence of states. As shown in the state diagram of Figure 1, the master sequencer is a four-state machine that increments when the proper state is reached by the slave sequencer. There are three different decoding laws (described below) used by the slave to determine this proper state for incrementing the master. When each law is satisfied in the slave, the master increments. Upon reaching state D, the asynchronous output CODE is enabled and permits access to the restricted system resource, providing the inputs to the device are in the proper state. Otherwise, an incorrect CODE output will not allow access. The pinout diagram is shown in Figure 2. The slave sequencer monitors inputs I[8..1] and internal states R[4..1], as well as state bits S[1..0] and HOLD. It should be noted that HOLD, R[4..1] and S[1..0] are internal states only and not used as device outputs. The three different decoding laws that this portion of the circuit is programmed to detect are, in expected sequence: - 1) Exclusive-Or Function - 2) Input-dependent (inputs only) - 3) Output-dependent (outputs only) At power on, the decoding and state registers are automatically reset and State A is selected. Note that there is an inversion between the register and the output pin, so that when the registers are reset, the output pin actually goes high. On the rising edge of the clock, the first decoding law is checked, namely, R(i):+:I(i). Notice in the simulation that the master-sequencer state bits S[1..0] do not increment until HOLD is removed. This occurs once all inputs I[8..1] and all outputs R[4..1] are low. This requires two vectors, the first to force the outputs low and the next to set the inputs low. Now the state bits increment to [00], HOLD goes active, and the decoder is ready to check for the second law, namely, the input-dependent law that I[8..1] = HIGH. When this condition becomes true, HOLD is removed for one clock cycle and the state bits S[1..0] increment to State C, or [01]. The third decoding law, output-dependent counting of bits R[4..1], now becomes the requirement for the next increment of state bits S[1..0]. This law is a simple counting from R[4..1] = [0000] to R[4..1] = [1111]. Upon reaching this condition, HOLD is again removed for one clock cycle and state bits S[1..0] increment to [10]. This causes asynchronous output CODE to be enabled, and if the necessary condition of I[8..1] = [10101010] exists, CODE will be high and the restricted path will be enabled. If that particular input condition does not exist, CODE will be low, causing access to be denied. On the next clock, CODE is disabled and the password decoder goes back to its initial state. Once the GAL16V8 is programmed and secured, its resistance to fraudulent access is nearly perfect. Consider, for example, calculation of the number of cycles necessary to decode the device if the coding laws are known. For each state, the combination of I[8..1] and R[4..1] gives $2^{12}$ possible values. Because each decoding law for each state is independent of those for any other state, the total number of possible combinations is $2^{12} \times 2^{12} \times 2^{12} \times 2^{12} \times 2^{12} \times 2^{12} \times 2^{12} \times 2^{12}$ With a 50ns cycle time, it would take over 162 years to decode the GAL16V8. This does not even take into account the effect of any trap combinations which might be thrown in. Also, if the decoding laws are not known... The decoding laws chosen here are simple ones to demonstrate the application. More complex schemes can be devised to make fraudulent access even more difficult, with the only limitation being the number of product terms per output. Also, if the same decoding laws and state transitions but a different output code is programmed into several devices in parallel, the width of the access code is easily expanded. ``` Figure 3. ABEL Input File module password title 'ABEL INPUT FILE Password decoder Designer: Jerry Greiner, Lattice Semiconductor Device: GAL16V8 4/5/86 passkey device 'p16v8r'; Target Device: GAL16V8 " constants: = 1; Н = 0; x = .X.; = .C.; \mathbf{z} = .Z.; " pin names: clk, I1, I2, I3, I4, I5, I6, I7, I8 pin 1, 2, 3, 4, 5, 6, 7, 8, 9; OE,S1,S0,HOLD,R4,R3,R2,R1,CODE pin 11,12,13,14,15,16,17,18,19; equations CODE = 18 & !I7 & I6 & !I5 & I4 & !I3 & I2 & !I1; ENABLE CODE = S1 & !S0; SO := SO & HOLD # !SO & !HOLD; S1 := S1 & HOLD # !S1 & S0 &!HOLD # S1 & !S0 &!HOLD; !HOLD := S1 & S0 &!R4 &!R3 &!R2 &!R1 &!18 &!17 &!16 &!15 &!14 &!13 &!12 &!11 # !S1 &!S0 &I1 &I2 &I3 &I4 &I5 &I6 &I7 &I8 # !S1 & S0 &R4 &R3 &R2 &R1 # S1 &!S0; R4 := S1 & S0 & (!R4 &I4 # R4 &!I4) # !S1 & S0 & (!R4 &R3 &R2 &R1 # R4 &!R3 # R4 &!R2 # R4 &!R1) S1 & S0 & HOLD &!R4 &!R3 &!R2 &!R1; R3 := S1 \& S0 \& (!R3 \&I3 \# R3 \&!13) # !S1 & S0 & (!R3 &R2 &R1 # R3 &!R2 # R3 &!R1); R2 := S1 \& S0 \& (!R2 \&I2 # R2 \&!I2) # !S1 & S0 & (!R2 & R1 # R2 &!R1); R1 := S1 & S0 & (!R1 &I1 # R1 &!11) # !S1 & S0 & !R1; ``` ``` Figure 3. (cont'd) test_vectors ([clk, I8, I7, I6, I5, I4, I3, I2, I1] -> [R4, R3, R2, R1, HOLD, S1, S0, CODE] ) 11 Н C " C 0 0 " L I I I I I I I I RRRR \mathbf{L} S S D " K 8 7 6 5 4 3 2 1 4 3 2 1 D Ε [x,x,x,x,x,x,x,x,x] \rightarrow [1,1,1,1,1,1,1]; "initialization [c,x,x,x,x,H,H,H,H] \rightarrow [0,0,0,0,1,1,1,2]; [c,L,L,L,L,L,L,L] -> [1,0,0,0, 0, 1,1, Z]; "test first law [c,x,x,x,x,x,x,x] \rightarrow [1,0,0,0,1,0,0,Z]; "increment STATE [c,H,H,H,H,H,H,H,H] -> [0,0,0,0, 0, 0,0, Z]; "test second law [c,x,x,x,x,x,x,x] \rightarrow [0,0,0,0,1,0,1,2]; "increment STATE [c,x,x,x,x,x,x,x,x] \rightarrow [0,0,0,1, 1, 0,1, Z]; "set up third law [C,X,X,X,X,X,X,X] \rightarrow [0,0,1,0, 1, 0,1, Z]; "third law active [C,X,X,X,X,X,X,X] \rightarrow [0,0,1,1, 1, 0,1, Z]; [0,1,0,0, 1, [C,X,X,X,X,X,X,X,X] \rightarrow 0,1, Z]; [0,1,0,1, 1, [C,X,X,X,X,X,X,X,X] \rightarrow 0,1, Z]; [0,1,1,0, 1, [C,X,X,X,X,X,X,X,X] -> 0,1, Z]; [C,X,X,X,X,X,X,X,X] -> [0,1,1,1, 1, 0,1, Z]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,0,0,0,1, "third law 0,1, Z]; 0,1, Z]; "still active [c,x,x,x,x,x,x,x,x] -> [1,0,0,1, 1, [c,x,x,x,x,x,x,x,x] \rightarrow [1,0,1,0,1, 0,1, Z]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,0,1,1, 1, 0,1, Z]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,1,0,0,1, 0,1, Z]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,1,0,1,1, 0,1, Z]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,1,1,0,1,0,1,2]; [c,x,x,x,x,x,x,x,x] \rightarrow [1,1,1,1,1,0,1,2]; [c,x,x,x,x,x,x,x,x] -> [0,0,0,0, 0, 0,1, Z]; "test third law [c,H,L,H,L,H,L,H,L] \rightarrow [0,0,0,1, 1, 1,0, 1]; "enable access end ``` This example demonstrates a distinct advantage of the GAL family's configurable architecture. Here, an address decoder (Figure 1) for enabling up to six I/O devices in a system employs a built-in wait-state generator, to accommodate either fast or slow devices. The wait-state generator causes the READY output to go inactive for certain addresses (IOSEL1 and IOSEL4), then become active again one clock cycle later. This requires a single state bit, thus only one register is needed. Since the GAL16V8 can be configured with from 1 to 8 registers, 7 nonregistered outputs remain, allowing for a READY output plus 6 I/O-decode outputs (Figure 2). A nonregistered output was chosen for READY, so that the signal could be wire-OR'ed with other system READYs. As a comparison, implementing this circuit with a traditional 16R4 registered PAL device (in which 4 outputs must be registered) would allow only 3 I/O-select outputs, while wasting unused registered outputs. This example also shows the advantage of the GAL16V8's power-up reset feature, which allows the state machine to be powered up in a known state without tying up an input as a reset term. This is especially important in a decoder, where a large number of address lines is often needed to get the required addressing granularity. The circuitry forces the clock input to a high TTL state during the processor's power-up reset. The CUPL design input file is shown in Figure 3, and simulation file in Figure 4. ``` Figure 3. CUPL Input File /************************ /* */ /* */ CUPL INPUT FILE /* */ Design input for Decoder with Wait State Generator /*********************************** Allowable Target Device Types: GAL16V8 PARTNO DECWAIT ; NAME DECODER WITH WAIT STATE GENERATOR; DATE 10/28/85; REV 01 ; DESIGNER Jerry Greiner; Lattice Semiconductor; COMPANY ASSEMBLY 1; LOCATION U12; Inputs **/ PIN 1 = PROC CLK ; PIN [2,3] = ![RD,WR] PIN [4,5] = [A19..18]; PIN [6..9] = [A3..0]; PIN 11 = !OE ; /** Outputs **/ = ST1 ; PIN 19 PIN 18 = READY ; PIN 17 = !IOSELO; = !IOSEL1 ; PIN 16 = !IOSEL2 ; PIN 15 PIN 14 = !IOSEL3 ; PIN 13 = !IOSEL4 ; PIN 12 = !IOSEL5 ; /** Declarations and Intermediate Variable Definitions **/ IOSEG = A19 & !A18 /* Decode selects this chip SELO = !A3 & !A2 & !A1 & !A0 ; /* Output selection encoded by */ SEL1 = !A3 & !A2 & !A1 & A0 ; /* intermediate variables SEL2 = !A3 & !A2 & A1 & !A0 ; SEL3 = !A3 & !A2 & A1 & A0 ; SEL4 = !A3 & A2 & !A1 & !A0 ; SEL5 = !A3 & A2 & !A1 & A0 ; ACC = RD # WR ; /* ACCess whether READ or WRITE */ IOSELO = ACC & IOSEG & SELO ; IOSEL1 = ACC & IOSEG & SEL1 ; IOSEL2 = ACC & IOSEG & SEL2 IOSEL3 = ACC & IOSEG & SEL3 ; IOSEL4 = ACC & IOSEG & SEL4; IOSEL5 = ACC & IOSEG & SEL5 ; ST1.D = ACC & IOSEG & (SEL1 # SEL4) & !ST1 ; /* Wait one cycle */ READY = RD \& !RD ; READY.OE = ST1 ; /* Disable output for one clock */ ``` ``` Figure 4. CUPL Simulation File /************************************* /* */ */ /* CUPL SIMULATION FILE /* Simulation for Decoder with Wait State Generator */ /* */ /************************ /* Allowable Target Device Types: GAL16V8 /*********************** PARTNO DECWAIT ; DECODER WITH WAIT STATE GENERATOR; NAME DATE 10/28/85; REV 01; JERRY GREINER; DESIGNER COMPANY LATTICE SEMICONDUCTOR; ASSEMBLY 1; LOCATION U12 ; ORDER: PROC CLK, %2, !RD, %2, !WR, %2, A19, A18, %2, A3, A2, A1,A0, %2, !oe, %4, ST1, %2, READY, %2, !IOSEL0,!IOSEL1,!IOSEL2, !IOSEL3,!IOSEL4,!IOSEL5; VECTORS: $msg" 111111 "; $msg" IIIIII "; $msg" 000000 "; R SSSSSS "; $msq" E $msq" C 1 AA S Α EEEEEE "; $msg" L LLLLLL "; R W 11 AAAA 0 Т D $msg" K 012345 "; D R 98 3210 Ε 1 Y $msg" HHHHHH /* Initialize */ 1 00 0000 0 Х Х 0 1 C 1 00 0000 0 L \mathbf{z} ннннн 1 0 0.0 0000 0 7. нннннн 1 1 \mathbf{L} 0 0 1 01 0001 0 T. HHHHHHH /* No operation: A19 */ HHHHHH /* and A18 do not С 0 01 0001 0 */ 1 L нинини /* 0 1 1 01 0001 0 L decode properly 0 1 1 01 0000 0 L нннннн HLHHHH /* READ active, test */ 0 0 1 10 0001 0 L HLHHHH /* for Wait State С 0001 0 Н L 0 1 10 HLHHHH /* !IOSEL1 selected */ 0 0 1 10 0001 0 Η L HLHHHH С 0 1 10 0001 0 L \mathbf{z} 0000 0 L 7. нининн 0 1 1 00 HHHHLH /* READ active, test */ L Z 0100 0 0 0 1 10 HHHHLH /* for Wait State 0100 0 Н L С 0 1 10 0100 0 Н Τ. HHHHLH /* !IOSEL4 selected */ 0 0 1 10 C 10 0100 0 L Z HHHHLH 0 1 L \mathbf{z} ннннн 0 1 1 00 0000 0 */ LHHHHH /* No Wait, !IOSELO 0 0 10 0000 0 L Z HHLHHH /* No Wait, !IOSEL2 */ 0 1 0 10 0010 0 L Z HHHLHH /* No Wait, !IOSEL3 HHHHHL /* No Wait, !IOSEL5 Z 0 1 0 10 0011 0 L Z 0101 0 L Λ 0 10 ``` # LATTICE # BUS ARBITER ## DESCRIPTION Bus-oriented systems offer many advantages to designers because of their inherent flexibility and expandability. Such systems require control logic to determine how each device will interact with others on the bus. This application details one scheme of so-called arbitration control. Here, a GAL16V8 (Figure 1) functions as a bus arbiter. The timing diagram is shown in Figure 2, and ABEL input file in Figure 3. The application assumes 'daisy-chain' prioritization, which means that the device closest to the processor has the highest priority, while the device furthest from the processor has the lowest priority. The arbitration process begins with a Master Bus Request (MSTRBREQ), which is then passed through two stages (STAGE<sub>1</sub>, STAGE<sub>2</sub>) for synchronization to verify that the Request is valid and not just extraneous noise in the system. Once STAGE2 is valid, lower-priority devices in the system are informed that a request has come in. The actual output vehicle of a valid STAGE2 is the bus request (BREQ), which is asserted once a read or write operation begins. Next, the arbiter checks to see if the bus is already busy, in which case the arbiter waits until the bus is free. If the bus is not busy, or becomes free after waiting, the arbiter then grants control of the bus to the requesting master. At this point, BUSY then becomes active, signalling to all master devices (regardless of priority) that the bus is occupied. Bus master status is granted by asserting read/write (RDWR), indicating to the master device to begin its read or write operation. RDWR is delayed for one clock cycle through read/write delay (RDWRDLY), to allow the bus to stabilize before the master device begins its operation. Master reset (MSTRRST) is included to allow the arbitration control to be initialized at any time. ``` Figure 3. ABEL Design Input File BUS ARBITRATION module ' ABEL INPUT FILE title Multibus Arbitration Control Jerry Greiner Lattice Semiconductor Beaverton, OR 12/17/85' BUSARB device 'p16v8r'; "Constants: Н 1: L 0; Х .x.; .c.; "Pin Names: CLK pin 1; MSTRBREQ pin 2; "MASTER BUS REQUEST IN PRTYIN pin 3; "BUS PRIORITY INPUT ASSIGNED TO THIS DEVICE WR pin 7; "WRITE OPERATION RD pin 8; "READ OPERATION MSTRRST pin 9; "MASTER RESET OE pin 11; BREQ pin 12; "BUS REQUEST OUTPUT TO ENTIRE SYSTEM RDWRDLY pin 13; "DELAYS RD/WR TO ALLOW BUS TO STABILIZE pin 14; "RD/WR OUTPUT SIGNAL TO SLAVE DEVICE RDWR STAGE1 pin 15; "FIRST STAGE SYNCHRONIZER OF 'MSRTBREQ' STAGE2 pin 16; "SECOND STAGE OF 'MSTRBREQ' VALIDATION pin 17; "INDICATES WHETHER BUS IS BUSY BUSY CBREQ pin 18; MSTRBREQ, PRTYIN, WR, RD = ! MSTRBREQ, ! PRTYIN, ! WR, ! RD; BREQ, RDWRDLY, RDWR, STAGE2, STAGE1, BUSY, CBREQ = !_BREQ, !_RDWRDLY, !_RDWR, !_STAGE2, ! STAGE1, ! BUSY, ! CBREQ; equations CBREQ = STAGE2 & !RDWR; ENABLE CBREQ = STAGE2 & !RDWR; BREQ = STAGE2 # RDWR; BUSY = RDWR; ENABLE BUSY = RDWR; ``` ``` Figure 3. (cont'd) RDWRDLY := !MSTRRST & RDWR & STAGE2 * WR # !MSTRRST & RDWR & STAGE2 & RD !MSTRRST & STAGE2 & PRTYIN & !BUSY # !MSTRRST & RDWR & PRTYIN & !CBREQ; RDWR := !MSTRRST & MSTRBREQ & RDWR; STAGE1 := !MSTRRST & MSTRBREQ & WR # !MSTRRST & MSTRBREQ & RD; STAGE2 := !MSTRRST & STAGE1; ( [CLK, OE, MSTRRST, !RD, !WR, !MSTRBREQ, !PRTYIN] -> test vectors [CBREQ, BREQ, BUSY, STAGE1, STAGE2, RDWRDLY, RDWR]) • 11 M ! R S S D М S P T R TTW С S т вт BBBAARR RΥ RRUGGDD R !! C "LOS RW ΕI EESEELW "KET DR QN QQY12YR C,L,H, X,X, X,X] -> [Z,0,Z,0,0,0,0]; "INITIALIZE C,L,L,H,H,L,L] -> [Z,0,Z,0,0,0,0]; C,L,L,H,L,L,L] \rightarrow [Z,0,Z,1,0,0,0]; "BEGIN WRITE OPERATION C,L,L, H,L, L,L] -> [1,1,Z,1,1,0,0]; "VERIFY VALID BUS REQUEST C,L,L,H,L,L,L] -> [1,1,X,1,1,1,0]; "BY SYNCHRONIZING (STAGE1, C,L,L, H,L, L,L] \rightarrow [1,1,2,1,1,1,1]; "STAGE2) C,L,L,H,L,L,L] \rightarrow [Z,1,1,1,1,1,1]; C,L,L, H,L, L,L] -> [Z,1,1,1,1,1,1]; C,L,L, H,H, L,L] -> [Z,1,1,0,1,1,1]; "END WRITE OPERATION C,L,L, H,H, H,L] -> [Z,1,1,0,0,1,0]; C,L,L,H,H,H,H] -> [Z,0,Z,0,0,0,0]; "REMOVE FROM BUS C,L,L, H,H, L,L] -> [Z,0,1,0,0,0,0]; C,L,L, L,H, L,L] -> [Z,0,1,1,0,0,0]; "BEGIN READ OPERATION "VERIFY BUS REQUEST C,L,L,L,H,L,L] \rightarrow [1,1,1,1,1,0,0]; "BUS IS BUSY, WAIT FOR C, L, L, L, H, L, L] -> [1,1,1,1,1,0,0]; [1,1,1,1,1,0,0]; " GRANT. C,L,L,L,H,L,L -> C,L,L, L,H, L,L] -> [Z,1,X,1,1,1,0]; "BUS IS FREE, GET BUS AND C,L,L, L,H, L,L] -> [Z,1,1,1,1,1]; " TELL REST OF SYSTEM THAT C,L,L,L,H,L,L] -> [Z,1,1,1,1,1,1]; "BUS IS TAKEN C,L,L,L,H,L,L] \rightarrow [Z,1,1,1,1,1,1]; C,L,L,L,L,L,L -> [Z,1,1,1,1,1,1]; C,L,L, H,H, L,L] -> [Z,1,1,0,1,1,1]; "END READ OPERATION [C,L,L,H,H,H,L] \rightarrow [Z,1,1,0,0,1,0]; end BUS ARBITRATION ``` In this application, the GAL20V8 adds two 4-bit numbers, A[3..0] and B[3..0], plus a carry-in bit ( $C_{\rm in}$ ), and provides a registered 4-bit result, S[3..0], and an asynchronous carry-out ( $C_{\rm out}$ ) at the outputs. The adder conforms to the simple rules: $$S_n = A_n \oplus B_n \oplus C_n$$ $$C_{n+1} = A_n * B_n + (A_n + B_n) * C_n$$ Intermediate carry bits C[3..1] are required to evaluate the sum bits as indicated in the above equations. A reset input (Figure 1) is also provided to clear a sum stored in the registers. The use of carry-in $(C_{\text{in}})$ and carry-out $(C_{\text{out}})$ makes the adder fully cascadable, allowing the width of the addition to be tailored to any application. The ABEL design input file is shown in Figure 2. ``` Figure 2. ABEL Design Input File module ADDER title 'ABEL INPUT FILE 4-bit Cascadable Adder Designer: Jerry Greiner, Lattice Semiconductor Device: GAL20V8 4/10/86' ADD device 'p20v8r'; " constants: H = 1; L = 0; x = .X.; c = .C.; Z = .Z.; " pin names: CLK, A0, A1, A2, A3, B0, B1, B2, B3, Cin pin 1,2,3,4,5,6,7,8,9,10; OE, Cout, C3, C2, C1, S3, S2, S1, S0 pin 13,15,16,17,18,19,20,21,22; RESET pin 11; equations C1 = A0 \& B0 \# (A0 \# B0) \& Cin; "Intermediate carry C2 = A1 \& B1 \# (A1 \# B1) \& C1 ; "Intermediate carry "Intermediate carry C3 = A2 \& B2 \# (A2 \# B2) \& C2 ; Cout = A3 & B3 # (A3 # B3) & C3 ; "Carry out from sum SO := (AO $ BO $ Cin) & !RESET; "LSB of 4-bit sum S1 := (A1 $ B1 $ C1 ) & !RESET; S2 := (A2 $ B2 $ C2 ) & !RESET; S3 := (A3 \ $B3 \ $C3 ) \& !RESET; "MSB of 4-bit sum test vectors ([CLK, RESET, A3, A2, A1, A0, B3, B2, B1, B0, Cin] -> [C3,C2,C1,S3,S2,S1,S0,Cout]) R ** С Ε " C S C O " L CCC SSSS Ε AAAA BBBB i u 3 2 1 0 3 2 1 0 3 2 1 3 2 1 0 n t [C, H, x,x,x,x, x,x,x,x, x] -> [x,x,x, 0,0,0,0, x]; "RESET SUM [C, L, L,L,L,L, L,L,L,L] -> [0,0,0,0,0,0,0,0]; "0+0=0 [c, L, L,L,L, H,H,H,H, L] -> [0,0,0, 1,1,1,1, 0]; "0+15=15 [c, L, H,H,H,H, L,L,L,L, L] -> [0,0,0, 1,1,1,1, 0]; "15+0=15 [c, L, H,H,H,H, L,L,L,L, H] -> [1,1,1, 0,0,0,0, 1]; "15+0+1=0, Cout [c, L, L,H,L,H, H,L,H,L, L] -> [0,0,0, 1,1,1,1, 0]; "5+10=15 [c, L, L,L,H,H, L,L,H,H, L] -> [0,1,1, 0,1,1,0, 0]; "3+3=6 [C, L, H,L,H,L, H,L,H,L, H] -> [0,1,0,0,1,0,1,1]; "10+10+1=5, Cout [C, L, H,H,L,H, L,H,H,H, H] -> [1,1,1,0,1,0,1,1]; "13+7+1=5, Cout [C, L, L,L,H,H, L,H,H,L, L] -> [1,1,0, 1,0,0,1, 0]; "3+6=9 end ADDER ``` This interface for a microcontroller to peripheral devices includes a 'clock-stretcher' to lengthen the allowed memory access time for slow, memory-mapped peripherals (such as analog-to-digital converters), and provides decoding circuitry for five peripherals. The address ranges that require clock-stretching can be varied according to GAL16V8 programming. As shown in Figure 1, the GAL16V8 is used as a state sequencer with three states. An intermediate variable definition named EXTND is responsible for stretching the clock during a slow access. In this application, the slow peripheral is decoded from the address lines as $\overline{A}_{15} \cdot \overline{A}_{14} \cdot \overline{A}_{13}$ . If the EXTND signal is not asserted, the GAL16V8 will cycle between states (01) and (00). If the EXTND signal is asserted, the GAL16V8 will cycle to state (10) and wait until a READY signal is received from the peripheral device. When READY is received, the machine returns to state (01) and assumes normal operation. The pinout diagram is shown in Figure 2. This type of circuit requires a high-speed clock running at twice the required clock speed for the microcontroller. For a 12MHz microcontroller, the clock must run at 24MHz—still well within the speed range of the GAL16V8. The CUPL design input file is shown in Figure 3, and the simulation output in Figure 4. ŀ ``` Figure 3. CUPL Design Input File /*********************************** /* */ /* CUPL INPUT FILE */ /* DESIGN INPUT FOR CLOCK STRETCHER CIRCUIT */ /********************* /* Allowable Target Device Types: GAL16V8 PARTNO CLST1 ; NAME CLOCK STRETCHER ; DATE 10/16/85; REV 01 ; DESIGNER Jerry Greiner; COMPANY Lattice Semiconductor; ASSEMBLY ONE; LOCATION U15; /** Inputs **/ PIN 1 = PROC CLK ; = !RD; PIN 2 PIN 3 = !WR ; PIN 4 = RES ; PIN 5 = !PSEN ; = RDY ; PIN 6 PIN [7..9] = [A15..13] ; PIN 11 = !OE ; /** Outputs **/ PIN 19 = STO ; PIN 18 = ST1 ; PIN 17 = !OERAM ; PIN 16 = !CE0 ; PIN 15 = !CE1 ; PIN 14 = !CE2 ; PIN 13 = !CE3 ; PIN 12 = !CE4 ; /** Declarations and Intermediate Variable Definitions **/ EXTND = (RD # WR) & !A15 & !A14 & !A13 ; ENCE = (RD \# WR \# PSEN); OERAM = RD # PSEN ; CEO = ENCE & !A15 & !A14 & !A13 ; CE1 = ENCE & !A15 & !A14 & A13 ; CE2 = ENCE & !A15 & A14 & !A13 ; CE3 = ENCE & !A15 & A14 & A13 ; CE4 = ENCE & A15 & !A14 & !A13 ; STO.D = (!ST1 & !STO & EXTND & !RES) # (!ST1 & STO & !RDY & !RES) ; ST1.D = (!ST1 & !ST0 & !RES & !EXTND) # (!ST1 & ST0 & RDY & !RES) ; ``` ``` Figure 4. CUPL Simulation File /************************* */ */ CUPL SIMULATION FILE /* Simulation for Clock Stretcher ********************** Allowable Target Device Types: GAL16V8 ********************************** CLST1 ; PARTNO CLOCK STRETCHER ; NAME DATE 10/16/85; REV 01; DESIGNER Jerry Greiner; COMPANY Lattice Semiconductor; ASSEMBLY ONE; LOCATION U15; ORDER: PROC_CLK, %2, RES, %2, !RD, !WR, !PSEN, RDY, %2, A15, A14, A13, %2, !OE, %4,ST0,ST1,%2,!OERAM,%2,!CE0,!CE1,!CE2,!CE3,!CE4; VECTORS: "; $msq" ! $msg" "; 0 $msg" P Ε 11111 ": $msg" C R !!SR AAA ccccc "; R $msg" L E RWED 111 0 SS Α EEEEE "; $msq" K S DRNY 543 Ε 01 M 01234 "; $msg"--- 000 1110 0 XX HHHHH /* Initialization. C 1110 000 HHHHH /* Toggle between 00, */ 0 LL H HHHHH /* 01 for normal mode */ 1110 000 0 LL H С 0 1110 000 0 LH H ннннн 0 0 1110 000 0 LH ннннн С 0 1110 000 0 _{ m LL} Η ннннн 0 0 1110 000 0 LL H ннннн С 0 1110 000 0 LH H ннннн 0 LH L LHHHH /* READ active, Clock */ 0 0110 000 0 С 000 0 LHHHH /* Stretch required 0 0110 { m LL} { m L} 0 000 0 0 0110 LL L LHHHH С 000 0 0 0110 HL L LHHHH /* Wait in state 10 000 0 0 0 0110 _{\mathrm{HL}} LHHHH /* until RDY L */ O 0110 000 0 ^{\rm HL} \mathbf{L} LHHHH ``` ### **CLOCK STRETCHER** ``` Figure 4. (cont'd) LHHHH /* RDY active, resume */ 0 0111 000 0 HL L LHHHH /* normal operation */ С 0111 000 0 LH 0 LH _{ m L} 0 0 0110 000 0 LHHHH С _{ m LL} L LHHHH 0 0110 000 0 LL 0 000 0 Н ннннн 0 1110 Н С 000 0 LH ннннн 0 1110 Н HLHHH /* WRITE (!WR) active */ 0 001 0 LH 0 1010 Н HLHHH /* No Clock Stretch */ С 0 1010 001 0 _{ m LL} Н 0 001 0 _{ m LL} HLHHH /* required this cycle*/ 0 1010 С 0 1010 001 0 LH Н HLHHH 0 0 1010 001 0 LH Η HLHHH С 0 1010 001 0 _{ m LL} Н HLHHH HHHHH /* !WR inactive, 0 0 1110 000 0 LL Н HHHHHH /* resume normal mode */ 1110 000 LH ``` # LATTICE # DUAL-PORT DRAM CONTROLLER ## **DESCRIPTION** As an example of the speed and architectural flexibility of the GAL16V8, a dual-port, dynamic-RAM controller capable of controlling four banks of DRAMs is implemented. The design, whose block diagram is shown in Figure 1 and state diagrams in Figures 2 and 3, requires two GAL16V8 devices. The CUPL input listings for each device are shown in Figures 4 and 6, with respective simulation files shown in Figures 5 and 7. The first device, the Controller, is primarily responsible for maintaining the state of the entire circuit. As shown by its state diagram in Figure 2, the Controller normally resides in the IDLE state. It can cycle to any of the states: RFGT (Refresh Grant), RQGTA (Request Grant A), or RQGTB (Request Grant B), depending on the inputs: REFRQ (Refresh Request), MRQA (Memory Request A), or MRQB (Memory Request B). REFRQ has top priority, since the refresh cycle is of vital importance for DRAM memory retention. MRQA is arbitrarily chosen to have priority over MRQB to avoid bus contention with contiguous requests. Every REQUEST, whether a refresh request or a memory request, must receive an ACK (acknowledge) signal before the Controller will continue to cycle. Once an ACK is received, the Controller will either return to the IDLE state or perform a refresh (if REFRQ is present), and then return to the IDLE state. Cycling between RQGTA and RQGTB is also possible. The CUPL input file for the Controller, shown in Figure 4, distinguishes output declarations from intermediate variable definitions, which greatly reduce the complexity of declarations. BK<sub>3</sub>-BK<sub>0</sub> are intermediate definitions decoded from address lines A<sub>17</sub> and A<sub>16</sub> to determine which bank will be selected. RQGTAS, RQGTBS, and RFGTS are also intermediate definitions ### **DUAL-PORT DRAM CONTROLLER** of Controller state paths. These are used to simplify the final output declarations. Output declarations for RQGTA, RQGTB, and RFTG are formulated by simply documenting each set of input conditions that causes the Controller to enter each state. ACK is a signal asserted by inputs the Controller receives that acknowledge the end of a memory access. The second GAL16V8 device, called the Sequencer, is a state counter that asserts the control signals com- municating with the DRAM section. Among these signals are: RAD (Row-Address-Data enable), CAD (Column-Address-Data enable), RAS (Row-Address Strobe), CAS (Column-Address Strobe), and ACK (Acknowledge). These signals are asserted when the Sequencer enters the proper state, as shown in the state diagram of Figure 3. The CUPL input listing for the Sequencer is shown in Figure 6. Again, intermediate variable definitions are used to simplify output declarations. DST<sub>8</sub>-DST<sub>1</sub> are intermediate definitions that name the states as decoded by the variables ST<sub>2</sub>, ST<sub>1</sub>, ST<sub>0</sub>. Notice that a grey-code scheme, which minimizes the number of product terms, was used for the counting operation. Next, ST<sub>2</sub>, ST<sub>1</sub>, and ST<sub>0</sub> are declared by identifying which previous states will cause each next state. For ex- ample, to cycle from state 2 (DST $_2$ ) to state 3 (DST $_3$ ), variables ST $_2$ and ST $_1$ will be logic ones and variable ST $_0$ will be a logic zero upon reaching the new state. This can easily be extracted from the CUPL listing. Outputs RAD and CAD are also declared using the intermediate definitions DST $_8$ -DST $_1$ . ### DUAL-PORT DRAM CONTROLLER The two GAL16V8-25 devices can be clocked at cycle times as fast as 35 ns (28.5 MHz), ample enough for the tight timings required to run a DRAM at its specified access times. The GAL16V8's power-up reset feature comes in handy in this circuit, since no inputs were available for a reset term. To test the functionality of this circuit, the simulation facilities of CUPL were used. It should be noted that although the Controller uses all eight registers in the device, the Sequencer requires seven registers and one combinational output. While the Controller could be implemented in a traditional PAL configuration (16R8), the Sequencer requires a nonstandard architecture which can only be implemented in a GAL16V8 device. This is one of the biggest advantages of GAL devices — the flexibility of the architecture. ``` Figure 4. Design Input File for Controller Section /*********************************** /* */ /* CUPL INPUT FILE */ Design input for the controller section of the Dual Port DRAM Controller ********************** Allowable Target Device Types: GAL16V8 ****************** CONTROLLER SECTION; PARTNO NAME DRAM CONTROLLER; DATE 03/28/86; 01; REV DESIGNER Jerry Greiner; COMPANY Lattice Semiconductor; ONE; ASSEMBLY LOCATION U10; Inputs **/ PIN 1 = SYSCLK; PIN [2,3] = [A16,A17]; PIN [4..6] = [ST2,ST1,ST0]; PIN 7 = MRQA ; PIN 8 = MRQB ; PIN 9 = REFRQ ; PIN 11 = !OE ; Outputs **/ = !RASO ; PIN 19 = !RAS1 ; PIN 18 = !RAS2 ; PIN 17 = !RAS3 ; PIN 16 = !RQGTA ; PIN 15 PIN 14 = !RQGTB ; = !RFGT; PIN 13 PIN 12 = ACK ; ``` ``` Figure 4. (cont'd) /** Declarations and Intermediate Variable Definitions **/ BKO = (!A17 \& !A16) \# RFGT ; BK1 = (!A17 \& A16) \# RFGT ; BK2 = (A17 \& !A16) # RFGT ; BK3 = (A17 \& A16) \# RFGT ; RASEN = !ST2 & ST1 & !ST0 # ST2 & ST1 & !ST0 # !ST2 & ST1 & ST0 # !ST2 & !ST1 & ST0 # !ST2 & !ST1 & !ST0 ; RASO.D = BKO & RASEN ; RAS1.D = BK1 & RASEN ; RAS2.D = BK2 \& RASEN ; RAS3.D = BK3 \& RASEN ; RQGTAS = RQGTA & !RQGTB & !RFGT ; RQGTBS = !RQGTA & RQGTB & !RFGT ; RFGTS = !RQGTA & !RQGTB & RFGT ; IDLE = !RQGTA & !RQGTB & !RFGT ; RQGTA.D = (IDLE & MRQA & !REFRQ # RQGTAS & !ACK # RQGTBS & ACK & MRQA & !REFRQ # RFGTS & ACK & MRQA) & !(ACK & !MRQA & !MRQB & !REFRQ) ; ROGTB.D = (IDLE & !MRQA & !REFRQ & MRQB # RQGTBS & !ACK # RQGTAS & ACK & MRQB & !REFRQ # RFGTS & ACK & !MRQA & MRQB) & !(ACK & !MRQA & !MRQB & !REFRQ) ; RFGT.D = (IDLE & REFRQ # RFGTS & !ACK # RQGTAS & ACK & REFRQ # RQGTBS & ACK & REFRQ) & !(ACK & !MRQA & !MRQB & !REFRQ) ; ACK.D = ST2 & !ST1 & ST0 # !ST2 & ST1 & ST0 & RFGT ; ``` ``` Figure 5. Simulation File for Controller Section /*********************** /* */ */ CUPL SIMULATION FILE Simulation input for the controller section of the Dual Port DRAM Controller ******************* Allowable Target Device Types: GAL16V8 /********************** PARTNO CONTROLLER SECTION; NAME DRAM CONTROLLER; DATE 03/28/86; REV 01; DESIGNER Jerry Greiner; Lattice Semiconductor; COMPANY ASSEMBLY ONE; LOCATION U10; ORDER: SYSCLK, %2, A17, A16, %2, ST2, ST1, ST0, %2, MRQA, MRQB, REFRQ, %2, !OE, %4, !RASO, !RAS1, !RAS2, !RAS3, %2, !RQGTA, !RQGTB, !RFGT, %2, ACK; ``` ``` Figure 5. (cont'd) ``` ``` VECTORS: $msg" S 11 "; $msg" Y "; R 1111 RR! $msg" "; S MME RRRR OOR $msg" С AA SSS RRF ! AAAA GGF Α "; "; $msg" L 11 TTT QQR 0 SSSS TTG С $msg" K 76 210 "; ABQ Ε 0123 K ABT $msq" 00 101 0 000 0 XXXX XXX Х C 00 101 000 НННН XXX 0 Η С 00 111 000 0 нннн HHH \mathbf{L} С 00 111 000 0 нннн HHH L С 00 111 100 0 HHHH LHH L С 00 010 100 0 LHHH LHH \mathbf{L} С 00 110 100 LHHH LHH L С 00 011 100 0 LHHH LHH L С 00 001 100 0 LHHH LHH \mathbf{L} С 00 000 100 LHHH LHH 0 \mathbf{L} С 00 100 LHH 100 0 нннн L С 00 101 110 0 нннн LHH Н С 00 111 110 0 нннн HLH \mathbf{L} С 111 11 010 0 нннн HLH L С 11 111 010 0 нннн HLH L С 11 010 010 0 HHHL HLH L С 110 010 0 HHHL HLH \mathbf{L} 11 С 11 011 010 0 HHHL HLH L С 010 0 HHHL HLH L 11 001 С 11 000 000 0 HHHL HLH \mathbf{L} С HLH 11 100 101 0 нннн \mathbf{L} С 11 101 101 0 HHHH HLH Η С 00 111 0 нннн HHL L 101 С 00 111 101 0 нннн HHL L C 11 010 000 0 LLLL HHL L С 11 110 000 0 LLLL HHL L С 11 011 000 0 LLLL HHL Η С 11 001 000 0 LLLL HHH L С 11 000 000 0 HHHL HHH L С 11 100 101 0 HHHH HHL L С 101 0 нннн HHL Н 11 101 С 111 101 L 00 0 HHHH LHH С нннн LHH 00 111 101 0 L ``` ``` Figure 6. Input File for Sequencer Section */ /* /* CUPL INPUT FILE */ /* */ Design input for the sequencer section for the /* Dual Port DRAM Controller /* Allowable Target Device Types: GAL16V8 /* /********************** PARTNO SEQUENCER SECTION; NAME DRAM CONTROLLER; DATE 03/28/86; 01; REV DESIGNER Jerry Greiner; Lattice Semiconductor; COMPANY ASSEMBLY TWO; LOCATION U11; Inputs **/ = SYSCLK; PIN 1 PIN [2,3] = [!RQGTA,!RQGTB] ; = RDY; PIN 4 PIN 5 = !RFGT ; = !WR ; PIN 6 PIN 7 = ACK ; PIN 8 = !RES ; PIN 11 = !OE ; /** Outputs **/ = ST2 ; PIN 19 PIN 18 = ST1 ; PIN 17 = STO ; PIN 16 = DIR ; PIN 15 = !CAD ; = !RAD ; PIN 14 PIN 13 = !ACKREF ; PIN 12 = !WE ; ``` ``` Figure 6. (cont'd) ``` ``` /** Declarations and Intermediate Variable Definitions **/ DST1 = ST2 \& ST1 \& ST0; DST2 = !ST2 & ST1 & !ST0 ; DST3 = ST2 \& ST1 \& !ST0 ; DST4 = !ST2 \& ST1 \& ST0 ; DST5 = !ST2 & !ST1 & ST0 ; DST6 = !ST2 & !ST1 & !ST0 ; DST7 = ST2 \& !ST1 \& !ST0 ; DST8 = ST2 & !ST1 & ST0 ; STCYC = ((RQGTA # RQGTB) & RDY # RFGT); ST2.D = (DST2 # DST6 # DST8 # DST7 # DST4 & RFGT) # RES # DST1 & !STCYC ; ST1.D = DST2 # DST3 # DST8 # DST4 & RFGT # DST1 # RES ; STO.D = (DST3 # DST4 # DST7 # DST8) # RES # DST1 & !STCYC ; DIR.D = WR \& !DST1 ; CAD.D = DST3 & !RFGT # DST4 & !RFGT # DST5 ; RAD.D = (RQGTA \# RQGTB) \& RDY \& (DST1 \# DST2) ; ACKREF = RFGT & ACK ; WE.D = WR & (DST5 # DST6); ``` ``` Figure 7. Simulation File for Sequencer Section /*********************************** /* */ CUPL SIMULATION FILE */ Simulation File for the sequencer section of the Dual Port DRAM Controller */ ********************* Allowable Target Device Types: GAL16V8 PARTNO CONTROLLER SECTION; DRAM CONTROLLER; NAME DATE 03/28/86; REV 01; Jerry Greiner DESIGNER COMPANY Lattice Semiconductor; ASSEMBLY TWO; LOCATION BEAVERTON, ORE; ORDER: SYSCLK, %2, !RES, %2, !RQGTA, !RQGTB, !RFGT, %2, RDY, !WR, ACK, %2, !OE, %4, ST2, ST1, ST0, %2, DIR, %2, !CAD, !RAD, %2, !WE; VECTORS: "; $num" S 1.1 "; $num" Y RR! $num" S 1 QQR 11 "; CR $num" C R GGF R!A ! SSS D ! "; $num" L Ε TTG DWC 0 TTT Ι AA W "; $num" K S ABT YRK E 210 R DD Е $num" 111 010 0 XXX Х XX Х 0 0 0 111 010 0 XXX Х XX Х C 0 111 010 0 HHH L XΗ Η C 1 011 010 0 HHH L HH Н С 1 011 110 0 _{ m LHL} L ^{ m HL} Н С 1 011 110 0 HHL L ^{\rm HL} Η С 1 011 010 0 LHH \mathbf{L} _{ m LH} Н С 1 011 010 0 LLH L LH Н C LLL LH Η 1 011 010 0 L С 1 011 010 0 _{ m HLL} L нн Н С Н 1 011 010 0 HLH L HH Н С 1 011 010 0 ннн L HH С Η 1 0 HHH Τ. нн 011 010 011 010 0 HHH L HH Η ``` ## **DESCRIPTION** This application example is for the control and monitor of a three-story elevator. The elevator operates among the three stories in response to Call buttons on each of the floors, as well as inside the car itself. Directional priority is based on the last direction traveled, with a reversal possible on the second floor. The simplified operation of an elevator and each of its three logic blocks is described in detail in Section 4 of this handbook. The reader is encouraged to examine the code and the explanations to fully understand the workings of the latch, control, and display logic. A block diagram of the three-chip system is shown in Figure 1. The state-transition diagram of Figure 2 reveals the complexity of this apparently simple application. Complete CUPL program listings are provided for each of the three GAL16V8 devices. For the latch-logic device, these include the design input file (Figure 3), the expanded product terms (Figure 4), the symbol table (Figure 5), the 'fuse' plot (Figure 6), the chip pinout diagram (Figure 7), the JEDEC fuse-map file (Figure 8), and the compile directives (Figure 9). The associated CUPL files for the control-logic device are shown in Figures 10-16, and those for the display-logic device are shown in Figures 17-23. The compile directives are shown only for reference. Notice that the control logic file takes more than 9 minutes to complete — the complexity of the state machine, combined with a minimization level of two (which reduces the product-term count on each output to a minimum), makes this a tremendous algorithmic task. A human attempting this task could take hours or days to perform the full minimization. Moreover, multiple iterations for design revisions would be impossible by hand, due to the time constraints. With previous-generation assembler programs, the user had to supply reduced equations to the program — a next-to-impossible task for this project. Be sure to examine the output file for the controllogic device. Use of the output polarity control, available in the GAL macrocell, allows both active-high and active-low equations side by side. ``` Figure 3. Design Input File for Latch Device /*********************************** /* */ /* Three Story Elevator Example using a GAL16V8 */ */ Latch Logic */ /* */ CUPL Source File (Ele3 lat.PLD) PARTNO 01; NAME Ele3 lat; REV 0; DATE 4/20/86; DESIGNER Dean Suhr; COMPANY Lattice Semiconductor; ASSEMBLY Elevator Board; LOCATION U01: /* device */ device g16v8; /* inputs */ /* Button in elevator pin [1] = [oCall]; */ /* Buttons on Floors pin [2,3,4] = [1Call, 2Call, 3Call]; */ /* Control Status pin [5,6] = [Door, Motion]; */ = [Fl_DirA,Fl_DirB]; pin [7,8] /* outputs */ /* Any Call active pin [12] = [Call]; = [L1Call,L1Call_bar]; /* Latched call to 1st floor */ pin [13,14] = [L2Call,L2Call_bar]; /* Latched call to 2nd floor */ pin [15,16] /* Latched call to 3rd floor */ = [L3Call,L3Call bar]; pin [17,18] /* internal nodes */ Up = !Fl DirA; /* 00 = 1Up 11 = 3Dn */ Dn = Fl DirA; /* 01 = 2Up 10 = 2Dn = !Fl DirA & !Fl DirB; 1Floor = !1Floor & !3Floor; 2Floor = Fl_DirA & Fl_DirB; 3Floor /* logic equations */ Call L1Call # L2Call # L3Call; = !( L1Call_bar # 1Call # (1Floor & oCall)); L1Call L1Call bar = !( L1Call # !Motion); = !( L2Call_bar # 2Call # (2Floor & oCall)); L2Call L2Call bar = !( L2Call # !Motion); L3Call = !( L3Call_bar # 3Call # (3Floor & oCall)); L3Call_bar = !( L3Call # !Motion); ``` ## Figure 4. Expanded Product Terms for Latch Device Empeded Deduct Money ``` Expanded Product Terms L3Call => 1Floor => !Fl DirA & !Fl DirB L3Call bar # 3Call 2Floor => # Fl DirA & Fl DirB & oCall !Fl DirA & Fl DirB # Fl_DirA & !Fl_DirB L3Call bar => L3Call # !Motion 3Floor => Fl_DirA & Fl_DirB Up => Call => !Fl DirA L1Call # L2Call Call.oe => # L3Call 1 Dn => L1Call.oe => Fl DirA L1Call => L1Call bar.oe => L1Call bar # 1Call # !Fl_DirA & !Fl_DirB & oCall L2Call.oe => L1Call bar => L1Call L2Call bar.oe => # !Motion L2Call => L3Call.oe => L2Call bar # 2Call # !Fl DirA & Fl DirB & oCall L3Call bar.oe => # Fl DirA & !Fl DirB & oCall L2Call bar => L2Call # !Motion ``` Figure 5. Symbol Table for Latch Device \_\_\_\_\_\_ Symbol Table | ====================================== | | | | | | | |----------------------------------------|---------|-----|------|----------------|---------------|--------------| | Pin Variable<br>Pol Name | Ext<br> | Pin | Туре | Pterms<br>Used | Max<br>Pterms | Min<br>Level | | | | | | | | | | 1Call | | 2 | V | - | - | _ | | 1Floor | | 0 | I | 1 | - | - | | 2Call | | 3 | V | - | - | - | | 2Floor | | 0 | I | 2 | _ | - | | 3Call | | 4 | V | - | _ | _ | | 3Floor | | 0 | I | 1 | - | - | | Call | | 12 | V | 3 | 7 | 1 | | Dn | | 0 | I | 1 | - | - | | Door | | 5 | V | - | - | - | | Fl_DirA | | 7 | V | - | - | - | | Fl_DirB | | 8 | V | - | - | - | | L1Call | | 13 | V | 3 | 7 | 1 | | L1Call_bar | | 14 | V | 2 | 7 | 1 | | L2Call | | 15 | V | 4 | 7 | 1 | | L2Call_bar | | 16 | V | 2 | 7 | 1 | | L3Call | | 17 | V | 3 | 7 | 1 | | L3Call_bar | | 18 | V | 2 | 7 | 1 | | Motion | | 6 | V | _ | _ | - | | Up | | 0 | I | 1 | _ | _ | | oCall | | 1 | V | - | _ | _ | | Call | oe | 12 | D | 1 | 1 | 0 | | L1Call | oe | 13 | D | 1 | 1 | 0 | | L1Call bar | oe | 14 | D | 1 | 1 | 0 | | L2Call | oe | 15 | D | 1 | 1 | 0 | | L2Call_bar | oe | 16 | D | 1 | 1 | 0 | | L3Call | oe | 17 | D | 1 | 1 | 0 | | L3Call_bar | oe | 18 | D | 1 | 1 | 0 | | | | | | | | | LEGEND F : field D : default variable M : extended node N : node I : intermediate variable T : function V : variable X : extended variable U : undefined Figure 6, 'Fuse' Plot for Latch Device \_\_\_\_\_\_ Fuse Plot \_\_\_\_\_\_ Syn 2192 - Ac0 2193 ~ Pin #19 2048 Pol x 2120 Ac1 -Pin #15 2052 Pol x 2124 Ac1 -0000 xxxxxxxxxxxxxxxxxxxxxxxxxxx 1024 -----0032 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1056 -----x----x 1088 ----x------0064 xxxxxxxxxxxxxxxxxxxxxxx 0096 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1120 --x------x--x--x----1152 --x-----x----x----x 0160 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1184 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0192 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1216 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1248 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #18 2049 Pol x 2121 Ac1 -Pin #14 2053 Pol x 2125 Ac1 -0256 -----1280 -----1312 ----x----0288 -----x-----x 1344 -----x-----x 0320 -----1376 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0352 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1408 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0384 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1440 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0416 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1472 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0448 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1504 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0480 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #13 2054 Pol x 2126 Ac1 -Pin #17 2050 Pol x 2122 Ac1 -1536 -----0512 -----1568 -----x-----x 0544 -----x-----0576 ----x-----1600 x-----1632 --x----x---x---x 0608 --x-----x---x---x 0640 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0672 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1696 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0704 xxxxxxxxxxxxxxxxxxxxxxxxxxx 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1760 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #16 2051 Pol x 2123 Ac1 -Pin #12 2055 Pol - 2127 Ac1 -0768 -----1792 -----0800 -----1824 ----x----0832 -----x-----x 1856 -----x-----x 1888 -----x------0864 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1920 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0896 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0928 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1952 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0960 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1984 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0992 xxxxxxxxxxxxxxxxxxxxxxxxx LEGEND: X: Programmed Cell -: Erased Cell Figure 7. Pinout Diagram for Latch Device \_\_\_\_\_\_ Chip Diagram \*\*\*\*\* \*\*\*\*\* \*\*\* \*\*\*\* oCall \* 1 20 \* VCC \*\*\* \*\*\*\* Ele3 lat \*\*\*\* \*\*\* 1Call \* 2 19 \* \*\*\* \*\*\*\* \*\*\*\* \*\*\*\* 2Call \* 3 18 \* L3Call bar \*\*\*\* \*\*\* \*\*\*\* \*\*\*\* 3Call \* 4 17 \* L3Call \*\*\*\* \*\*\* \*\*\*\* \*\*\* Door \* 5 16 \* L2Call\_bar \*\*\*\* \*\*\*\* \*\*\* 15 \* L2Call Motion \* 6 \*\*\* \*\*\* Fl DirA \* 7 14 \* L1Call\_bar \*\*\* \*\*\* \*\*\*\* Fl DirB \* 8 13 \* L1Call \*\*\* \*\*\* \*\*\*\* 12 \* Call \* 9 \*\*\*\* \*\*\* GND \* 10 11 \* \*\*\* \*\*\* \*\*\*\*\*\*\*\* ``` Figure 8. JEDEC File for Latch Device ``` ``` CUPL 2.10Bl Device g16v8ma Library DLIB-d-55-7 Mon Apr 21 07:27:40 1986 Created Ele3 lat Name Partno 01 Revision 4/20/86 Date Dean Suhr Designer Lattice Semiconductor Company Elevator Board Assembly Location U01 *OP20 *QF2194 *G0 *FO *L0608 110111111111111111111011101111111 *L0832 11111111111111111011111111111111 *L1056 1111111111111110111111111111111111 *L1152 11011111111111111111011110111111 *L1344 111111111111111110111111111111111 *L1632 110111111111111111111101110111111 *L1856 11111111111111111101111111111111 *L2176 11111111111111111111 *C6FAC *336A ``` # Figure 9. Compile Directives for Latch Device cupl -jlfx ele3\_lat CUPL Version 2.10Bl Copyright (c) 1983 84 85 Copyright (c) 1983,84,85 Assisted Technology, Inc. cuplx time: 5 secs cupla time: 38 secs cuplb time: 10 secs cuplm time: 5 secs cuplc time: 16 secs total time: 75 secs ``` Figure 10. Design Input File for Control Device /************************ /* /* Three Story Elevator Example using a GAL16V8 /* /* Control Logic /* /* CUPL Source File (Ele3 ctl.PLD) /********************** PARTNO 02; NAME Ele3 ctl; REV 0; 4/20/86; DATE DESIGNER Dean Suhr; COMPANY Lattice Semiconductor; ASSEMBLY Elevator Board; LOCATION U02: /* device */ device g16v8; /* inputs */ pin [1,11] = [CLK, !OE]; = [CLK,:UE]; = [L1Call,L2Call,L3Call]; /* Latched call /* Floor arrival pin [2,3,4] pin [5,6,7] = [Arr1,Arr2,Arr3]; /* Floor arrival sensor pin [8,9] = [Emerg_Stop,Emerg_Bell]; /* Emergency Switches */ */ /* outputs */ /* 1 = Open, 0 = Close */ pin [12] = [!Door]; /* Motor run signals */ pin [13,14] = [MotorUp, MotorDn]; /* 00 = 1Up, 11 = 3Dn */ /* 01 = 2Up, 10 = 2Dn */ /* 0 = Wait, 1 = Move */ /* 1 = Ring, 0 = Silent */ = [Fl_DirA,Fl_DirB]; pin [15,16] pin [17,18] = [MotionU,MotionD]; pin [19] = [Bell]; /* reduction level flags */ min door.d = 2; min Fl DirA.d = 2; min Fl DirB.d = 2; /* internal nodes */ Up = !Fl DirA; /* 00 = 1Up 11 = 3Dn Dn = Fl DirA; /* 01 = 2Up 10 = 2Dn */ 1Floor = !Fl DirA & !Fl DirB; 2Floor = !1Floor & !3Floor; 3Floor = Fl DirA & Fl DirB; ``` ``` Figure 10. (cont'd) /* logic equations */ MotorUp = MotionU & !Emerg Stop & !Fl DirA & ( !Arr2 # !Arr3 # Arr2 & !L2Call); MotorDn = MotionD & !Emerg Stop Fl_DirA & ( !Arr1 # !Arr2 # Arr2 & !L2Call); & Bell = Emerg_Stop # Emerg Bell; /* State Definitions */ fld Control = [!Door, MotionU, MotionD, Fl DirA, Fl DirB]; $define 'b'10000 Open1 $define Closel 'b'00000 'b'01000 $define Up1 'b'10001 $define Open2u $define Open2d 'b'10010 $define Close2u 'b'00001 $define Close2d 'b'00010 $define Up2 'b'01001 'b'00110 $define Dn2 $define Open3 'b'10011 $define Close3 'b'00011 $define 'b'00111 Dn3 sequence Control { Present Open1: If ( L2Call # L3Call ) next Up1; default next Closel; Present Closel: If ( L2Call # L3Call ) next Up1; If ( L1Call ) next Open1; default next Close1; Present Up1: If (Arr2 & !L2Call ) next Up2; If (Arr2 & L2Call ) next Open2u; default next Up1; Present Open2u: If ( L3Call ) next Up2; default next Close2u; Present Close2u: If (L3Call) next Up2; If ( L2Call ) next Open2u; default next Close2d; ``` ## THREE-STORY ELEVATOR ``` Figure 10. (cont'd) Present Up2: If (Arr3) next Open3; default next Up2; Present Open2d: If ( L1Call ) next Dn2; default next Close2d; Present Close2d: If ( L1Call ) next Dn2; If ( L2Call ) next Open2d; default next Close2u; Present Dn2: If (Arr1) next Open1; default next Dn2; Present Open3: If ( L1Call # L2Call ) next Dn3; default next Close3; Present Close3: If ( L1Call # L2Call ) next Dn3; If ( L3Call ) next Open3; default next Close3; Present Dn3: If (Arr2 & !L2Call ) next Dn2; If (Arr2 & L2Call ) next Open2d; default next Dn3; } ``` ``` Figure 11. Expanded Product Terms for Control Device *************************** Ele3 ctl ************************************ CUPI. 2.10Bl Device gl6v8ms Library DLIB-d-55-9 Mon Apr 21 07:54:50 1986 Created Name Ele3 ctl Partno 02 Revision Date 4/20/86 Designer Dean Suhr Lattice Semiconductor Company Assembly Elevator Board Location U02 Expanded Product Terms 1Floor => !Fl_DirA & !Fl_DirB 2Floor => !Fl DirA & Fl DirB # Fl DirA & !Fl DirB 3Floor => Fl_DirA & Fl_DirB Bell => Emerg Stop # Emerg Bell Control => !Door , MotionU , MotionD , Fl DirA , Fl DirB Dn => Fl DirA Door.d => Arr2 & Door & Fl DirA & Fl DirB & L2Call & MotionD & !MotionU # Door & !Fl DirA & !Fl_DirB & L1Call & !MotionD & !MotionU # Arr2 & Door & !Fl_DirA & !Fl_DirB & L2Call & !MotionD & MotionU # Door & !Fl_DirA & Fl_DirB & L2Call & !MotionD & !MotionU # Arr3 & Door & !Fl_DirA & Fl_DirB & !MotionD & MotionU # Door & Fl_DirA & !Fl_DirB & L2Call & !MotionD & !MotionU # Arrl & Door & Fl_DirA & !Fl_DirB & MotionD & !MotionU # Door & Fl DirA & Fl DirB & L3Call & !MotionD & !MotionU ``` ``` Figure 11. (cont'd) Fl DirA.d => Door & Fl DirA & Fl DirB & !MotionU !Door & Fl DirA & !MotionD & !MotionU # Fl DirA & LlCall & !MotionD & !MotionU # Fl DirA & L2Call & !MotionD & !MotionU # !Arr1 & Door & Fl_DirA & MotionD & !MotionU # Arr3 & Door & !Fl_DirA & Fl_DirB & !MotionD & MotionU # Door & Fl DirB & TL2Call & TL3Call & MotionD & MotionU Fl DirB.d => !Door & Fl DirB & !MotionD & !MotionU # Fl DirA & Fl DirB & !MotionD & !MotionU # Fl DirB & L2Call & !MotionD & !MotionU # Fl DirB & L3Call & !MotionD & !MotionU # Arr2 & Door & !Fl_DirA & !MotionD & MotionU # Door & !Fl_DirA & Fl_DirB & !MotionD & MotionU # !Arr2 & Door & Fl DirA & Fl DirB & !MotionU # Door & Fl DirA & !L1Call & !L2Call & !MotionD & !MotionU MotionD.d => !Arr2 & Door & Fl DirA & Fl DirB & MotionD & !MotionU # Door & Fl DirA & Fl DirB & TL2Call & MotionD & !MotionU # !Arrl & Door & Fl DirA & !Fl DirB & MotionD & !MotionU # Fl DirA & L1Call & !MotionD & !MotionU # Fl DirA & Fl DirB & L2Call & !MotionD & !MotionU MotionU.d => !Fl DirA & !Fl DirB & L2Call & !MotionD & !MotionU # !Arr3 & Door & !Fl DirA & Fl DirB & !MotionD & MotionU # !Fl DirA & L3Call & !MotionD & !MotionU # Door & !Fl DirA & !Fl DirB & !L2Call & !MotionD & MotionU # !Arr2 & Door & !Fl DirA & !Fl DirB & !MotionD & MotionU MotorDn => !Arrl & !Emerg Stop & Fl DirA & MotionD # !Arr2 & !Emerg_Stop & Fl_DirA & MotionD # Arr2 & !Emerg Stop & Fl DirA & !L2Call & MotionD MotorUp => !Arr2 & !Emerg Stop & !Fl DirA & MotionU # !Arr3 & !Emerg Stop & !Fl DirA & MotionU # Arr2 & !Emerg Stop & !Fl DirA & !L2Call & MotionU Up => !Fl DirA Bell.oe => MotorDn.oe => MotorUp.oe => 1 ``` Figure 12. Symbol Table for Control Device Symbol Table | Pin Variable<br>Pol Name | Ext<br> | Pin<br> | Type | Pterms<br>Used | Max<br>Pterms | Min<br>Level | |--------------------------|---------|---------|------|----------------|---------------|--------------| | 1Floor | | 0 | I | 1 | _ | _ | | 2Floor | | 0 | I | 2 | _ | - | | 3Floor | | 0 | I | 1 | _ | - | | Arrl | | 5 | V | - | _ | - | | Arr2 | | 6 | V | - | _ | _ | | Arr3 | | 7 | V | - | _ | _ | | Bell | | 19 | V | 2 | 7 | 1 | | CLK | | 1 | V | - | _ | - | | Control | | 0 | F | - | - | - | | Dn | | 0 | I | 1 | - | - | | ! Door | | 12 | V | - | - | _ | | ! Door | d | 12 | X | 8 | 8 | 1 | | Emerg_Bell | | 9 | V | - | _ | _ | | Emerg_Stop | | 8 | V | - | - | - | | Fl_DirA | | 15 | V | - | - | _ | | Fl_DirA | d | 15 | X | 7 | 8 | 2 | | Fl_DirB | | 16 | V | - | - | _ | | Fl_DirB | đ | 16 | Х | 8 | 8 | 2 | | L1Call | | 2 | V | - | - | _ | | L2Call | | 3 | V | - | _ | - | | L3Call | | 4 | V | - | - | _ | | MotionD | | 18 | V | - | - | - | | MotionD | d | 18 | X | 5 | 8 | 1 | | MotionU | | 17 | V | - | - | - | | MotionU | d | 17 | X | 5 | 8 | 1 | | MotorDn | | 14 | V | 3 | 7 | 1 | | MotorUp | | 13 | V | 3 | 7 | 1 | | ! OE | | 11 | V | - | - | - | | Uр | _ | 0 | Ī | 1 | - | _ | | door | d | 0 | I | - | _ | _ | | Bell | oe | 19 | D | 1 | 1 | 0 | | MotorDn | oe | 14 | D | 1 | 1 | 0 | | MotorUp | oe | 13 | D | 1 | 1 | 0 | LEGEND F : field D : default variable M : extended node N : node I : intermediate variable T : function V : variable X : extended variable U : undefined #### Figure 13. 'Fuse' Plot for Control Device 0896 -----x--x--x 0928 -----x--x---x 0960 -----x--x--x 0992 -x---x-x----x Fuse Plot \_\_\_\_\_ Svn 2192 x Ac0 2193 -Pin #19 2048 Pol - 2120 Ac1 -Pin #15 2052 Pol - 2124 Ac1 x 1024 -----x--x--x 1056 -----x---x----x-0032 ----x----0064 ----x---1088 x----x---x----x 1120 ----x--x----x------0096 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0128 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1152 -----x-x-x----x 1184 -----x 0160 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1216 ----x-x-x-x-x-x--x 0192 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1248 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #14 2053 Pol - 2125 Ac1 -Pin #18 2049 Pol - 2121 Acl x 0256 ----x--x--x 1280 -----1312 -----x----x----x 0288 ----xx----x 1344 -----x-----xx-----x 0320 -----x 1376 ----xx-----x-x----x-x----0352 x----x---x----x-----0384 ----x--x--x--x---x 1440 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0416 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1472 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0448 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0480 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1504 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #13 2054 Pol - 2126 Ac1 -Pin #17 2050 Pol - 2122 Acl x 0512 ----x--x---x---x 1536 -----1568 -----x----x-x----x-x----x 0544 -----x--x--x---x 0576 -----xx--x---x-----1632 ----x---x---x---x---x 0608 ----x-x--x--x 0640 -----x 1696 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0672 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0704 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1760 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #12 2055 Pol - 2127 Ac1 x Pin #16 2051 Pol - 2123 Acl x 0768 -----x--x--x--x--x-1792 ----x-x-x-x-x-x-x-x-x 1824 x----x--x--x 0800 ----x--x--x---x 0080 1856 ----x--x----x 0832 ----x--x--x-----0864 -----xx--x--x-----1888 ----x--x---x 1920 -----x--x---x > LEGEND: X: Programmed Cell -: Erased Cell 1952 ----x--x--x--x 1984 -----x---xx--x--x 2016 -----xx--x--x Chip Diagram \*\*\*\*\*\* \*\*\*\*\*\*\* \*\*\*\* CLK \* 1 20 \* VCC \*\*\*\* Ele3 ctl \*\*\*\* \*\*\*\* 19 \* Bell L1Call \* 2 \*\*\*\* \*\*\*\* L2Call \* 3 18 \* MotionD \*\*\*\* \*\*\*\* L3Call \* 4 17 \* MotionU \*\*\* \*\*\*\* 16 \* Fl\_DirB Arr1 \* 5 Arr2 \* 6 15 \* Fl\_DirA \*\*\*\* \*\*\* \*\*\* Arr3 \* 7 14 \* MotorDn \*\*\*\* \*\*\* Emerg\_Stop \* 8 13 \* MotorUp \*\*\*\* \*\*\*\* Emerg\_Bell \* 9 12 \* !Door \*\*\*\* GND \* 10 11 \* !OE \*\*\*\*\*\*\* ``` Figure 15. JEDEC File for Control Device CUPL 2.10Bl Device g16v8ms Library DLIB-d-55-9 Created Mon Apr 21 07:54:54 1986 Name Ele3 ctl Partno 02 Revision Date 4/20/86 Designer Dean Suhr Company Lattice Semiconductor Elevator Board Assembly U02 Location *QP20 *QF2194 *G0 *F0 *L0256 111111011110110110011111111111111 *L0288 111110011110110111011111111111110 *L0320 1111110111101010110111111111111110 *L0384 11110110111011011101111111111111 *L0512 11110110111011101110111111111111 *L0544 1111111011011110111101011111111110 *L0608 111110101101111011101111111111110 *L0896 11111111011011111101101111111111111 *L0928 11111111011011110111101111111111110 *L0960 1111111111110110110011111111111110 *L0992 1011101011101111111011111111111110 *L1024 1111111111110110111011111111111111 *L1152 111111011110101111011111111111110 *L1184 1111111011011110111100111111111110 *L1216 111110101010110111111111111111111 *L1344 1111110111111111110011111110111111 *L1376 1111100111111111101011111110111111 ``` ``` Figure 15. (cont'd) *L1568 1111111111101111110101111110111111 *L1632 1111101111101111101101111110111111 *L1792 1111010111110110101011111111111111 *L1824 011111101110111011101111111111110 *L1856 1111011011011111001101111111111110 *L1888 111101101110110111101111111111110 *L1920 11111111011011110111100111111111110 *L1952 111101101110111011011111111111110 *L1984 111111011110011011011111111111110 *C9228 *BB8C ``` ``` Figure 16. Compile Directives for Control Device cupl -jlfx ele3_ctl CUPL Version 2.10Bl Copyright (c) 1983,84,85 Assisted Technology, Inc. cuplx time: 8 secs cupla time: 230 secs cuplb time: 52 secs cuplm time: 237 secs cuplc time: 21 secs total time: 550 secs ``` ``` Figure 17. Design Input File for Display Device */ /* Three Story Elevator Example using a GAL16V8 _ /* Display Logic CUPL Source File (Ele3 dsp.PLD) PARTNO 03; NAME Ele3 dsp; REV 0; DATE 4/20/86; Dean Suhr; DESIGNER Lattice Semiconductor; COMPANY ASSEMBLY Elevator Board; LOCATION U03; /* device */ device g16v8; /* inputs */ pin [1,2,3] = [L1Call,L2Call,L3Call]; /* Call Status pin [4,5] = [Fl_DirA,Fl_DirB]; /* 00 = 1Up, 1 */ /* 00 = 1Up, 11 = 3Dn */ /* 01 = 2Up, 10 = 2Dn DISPLAY DIAGRAMS /* outputs */ */ pin [12] = [UpArrow]; /* pin [14] = [DnArrow]; /* v /* pin [15,16] = [Seg13,Seg123]; 23 pin [17,18] = [Seg2,Seg23]; /* /* | 123 /* 23 /* | 13 /* 23 /* internal nodes */ /* 00 = 1Up 11 = 3Dn Up = !Fl DirA; /* 01 = 2Up 10 = 2Dn Dn = Fl DirA; 1Floor = !Fl DirA & !Fl DirB; 2Floor = !1Floor & !3Floor; 3Floor = Fl DirA & Fl DirB; ``` ``` Figure 17. (cont'd) /* logic equations */ UpArrow = Up & ( L2Call # L3Call); DnArrow = Dn & ( L1Call # L2Call); TABLE INPUTS TABLE OUTPUTS */ /* 1Floor, 2Floor, 3Floor => Seg13, Seg123, Seg2, Seg23 { table 'b'100 'b'1100; => 'b'0111; 'b'010 => 'b'001 'b'1101; } => ``` ``` Figure 18. Expanded Product Terms for Display Device ************************** Ele3_dsp ************************ 2.10Bl CUPL g16v8s Library DLIB-d-55-8 Device Mon Apr 21 08:02:40 1986 Created Ele3 dsp Name Partno 03 Revision 0 Date 4/20/86 Dean Suhr Designer Company Lattice Semiconductor Elevator Board Assembly Location U03 Expanded Product Terms __________ 1Floor => !Fl DirA & !Fl DirB 2Floor => !Fl DirA & Fl DirB # Fl DirA & !Fl DirB 3Floor => Fl DirA & Fl DirB Dn => Fl DirA DnArrow => Fl_DirA & L1Call # Fl DirA & L2Call Seq123 => Seg13 => 0 Seg2 => 1 Seg23 => 0 Up => !Fl DirA UpArrow => !Fl DirA & L2Call # !Fl DirA & L3Call ``` Figure 19. Symbol Table for Display Device | Symbol Table | |--------------| |--------------| | Pin Variable<br>Pol Name | Ext | Pin | Туре<br> | Pterms<br>Used | Max<br>Pterms | Min<br>Level | |--------------------------|-----|-----|----------|----------------|---------------|--------------| | 1Floor | | 0 | I | 1 | - | - | | 2Floor | | 0 | I | 2 | - | _ | | 3Floor | | 0 | I | 1 | - | - | | Dn | | 0 | I | 1 | - | - | | DnArrow | | 14 | V | 2 | 8 | 1 | | Fl DirA | | 4 | V | _ | _ | _ | | ${\tt Fl}^{-}{\tt DirB}$ | | 5 | V | _ | - | - | | $L1\overline{C}all$ | | 1 | V | _ | _ | - | | L2Call | | 2 | V | _ | _ | _ | | L3Call | | 3 | V | - | _ | _ | | Seg123 | | 16 | V | 1 | 8 | 1 | | Seg13 | | 15 | V | 1 | 8 | 1 | | Seg2 | | 17 | V | 1 | 8 | 1 | | Seg23 | | 18 | V | 1 | 8 | 1 | | Up | | 0 | I | 1 | _ | _ | | UpArrow | | 12 | V | 2 | 8 | 1 | LEGEND F : field D : default variable M : extended node N : node I : intermediate variable T : function V : variable X : extended variable U : undefined #### Figure 20. 'Fuse' Plot for Display Device ``` Fuse Plot ``` # Syn 2192 - Ac0 2193 x ``` Pin #19 2048 Pol x 2120 Ac1 - Pin #15 2052 Pol - 2124 Acl x 1024 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0032 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0064 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1088 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0096 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0128 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1152 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0192 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1216 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0224 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1248 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX Pin #18 2049 Pol - 2121 Acl x Pin #14 2053 Pol - 2125 Ac1 x 0256 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1280 --x----x------ 1312 x----x----- 0288 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0320 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1344 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0352 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1376 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0384 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1408 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0416 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1440 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0448 XXXXXXXXXXXXXXXXXXXXXXXXXXXX 1472 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0480 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1504 xxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #17 2050 Pol - 2122 Acl x Pin #13 2054 Pol x 2126 Ac1 - 0512 ----- 1536 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0544 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1568 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx 0576 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1600 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 0608 xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx 1632 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0672 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0704 xxxxxxxxxxxxxxxxxxxxxxxxxxx 1728 XXXXXXXXXXXXXXXXXXXXXXXXXXXX 0736 XXXXXXXXXXXXXXXXXXXXXXXXXXXX 1760 xxxxxxxxxxxxxxxxxxxxxxxxxxxxx Pin #16 2051 Pol - 2123 Ac1 x Pin #12 2055 Pol - 2127 Acl x 1792 x----x-----x 0768 ----- 1824 ----x----x------ 1856 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0864 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1888 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1920 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 1952 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0960 xxxxxxxxxxxxxxxxxxxxxxxxxxxx 1984 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX 0992 XXXXXXXXXXXXXXXXXXXXXXXXXXXXX 2016 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX ``` LEGEND: X: Programmed Cell -: Erased Cell Figure 21. Pinout Diagram for Display Device Chip Diagram | | **** | ***** | ****** | | |---------|------------|-------|--------|---------| | | * | * | * * | | | | *** | | *** | | | L1Call | * 1 | | 20 * | VCC | | | *** | | *** | | | | * | Ele3_ | dsp * | | | | *** | _ | *** | | | L2Call | * 2 | | 19 * | | | | *** | | *** | | | | * | | * | | | | *** | | *** | | | L3Call | * 3 | | 18 * | Seg23 | | | **** | | *** | | | | * | | * | | | | *** | | *** | | | Fl_DirA | * 4 | | | Seg2 | | | *** | | *** | | | | * | | * | | | | **** | | *** | | | Fl_DirB | | | | Seg123 | | | **** | | *** | | | | * | | * | | | | **** | | *** | | | | <b>*</b> 6 | | | Seg13 | | | **** | | *** | | | | * | | * | | | | **** | | *** | | | | <b>*</b> 7 | | | DnArrow | | | *** | | *** | | | | * | | * | | | | *** | | *** | | | | * 8 | | 13 * | | | | *** | | *** | | | | * | | * | | | | *** | | **** | | | | * 9 | | | UpArrow | | | *** | | *** | | | | * | | * | | | | *** | | **** | | | GND | * 10 | | 11 * | | | | *** | | *** | | | | * | | * | | # THREE-STORY ELEVATOR ``` Figure 22. JEDEC File for Display Device CUPL 2.10Bl g16v8s Library DLIB-d-55-8 Mon Apr 21 08:02:42 1986 Device Created Ele3_dsp Name Partno 03 Revision 0 Date 4/20/86 Designer Dean Suhr Lattice Semiconductor Company Elevator Board Assembly U03 Location *QP20 *QF2194 *G0 *F0 *L2176 1111111111111111110 *C20C4 *9AF2 ``` ``` Figure 23. Compile Directives for Display Device ``` ``` cupl -jlfx ele3_dsp CUPL Version 2.10Bl Copyright (c) 1983,84,85 Assisted Technology, Inc. cuplx time: 5 secs cupla time: 41 secs cuplb time: 21 secs cuplm time: 5 secs cuplc time: 16 secs total time: 89 secs ``` | NOTES | | | |-------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | ### LATTICE # COPYING PAL PATTERNS INTO GAL DEVICES #### INTRODUCTION The generic architecture of the GAL family offers the user many different device configurations. One particular subset of these myriad architectural possibilities is common PAL architectures. GAL devices are capable of emulating all common PAL architectures with 100% pin, fuse-map, function, and parametric compatibility. In short, a GAL device can drop right into any PAL socket. This technical brief addresses the procedure of copying a PAL pattern — either a PAL master device or a PAL JEDEC file — into a GAL device. The technique is straightforward, since existing files or masters can be used without modification. The first step in copying a PAL pattern into a GAL device is to determine whether the GAL device can emulate the particular architecture in question. This is accomplished by referencing Tables 1 and 2. Table 1 lists all of the 20-pin PAL architectures available as a subset of 20-pin GAL 16V8 configurations. Likewise, Table 2 lists all of the 24-pin PAL architectures available as a subset of the 24-pin GAL20V8 configurations. The user must simply cross-reference the PAL architecture in question with these tables to determine which GAL device is needed. Table 1. PAL Architectures Emulated by GAL16V8 | n en skalen i de de.<br>De make i fleri de de. | diagnative en S | n de la company<br>Na company de la company | GAL | 16V8 | | | | |------------------------------------------------|-----------------|---------------------------------------------|------|-------|-------|-------|------| | | | | | | | 16R4 | | | 10H8 | 12H6 | 14H4 | 16H2 | 16RP8 | 16RP6 | 16RP4 | 16H8 | | 10P8 | 12P6 | 14P4 | 16P2 | | | | 16P8 | Table 2. PAL Architectures Emulated by GAL20V8 | | | and the state of | GAL | 20V8 | | | | |------|------|------------------|------|-------|-------|-------|------| | 14L8 | 16L6 | 18L4 | 20L2 | 20R8 | 20R6 | 20R4 | 20L8 | | 14H8 | 16H6 | 18H4 | 20H2 | 20RP8 | 20RP6 | 20RP4 | 20H8 | | 14P8 | 16P6 | 18P4 | 20P2 | | l | | 20P8 | #### **COPYING PAL PATTERNS TO GAL DEVICES** Function compatibility is an obvious requirement for copying to be performed. GAL devices are designed with a versatile Output Logic Macrocell (OLMC) that allows emulation of more than twenty different PAL architectures. The OLMC, shown in Figure 1, can be programmed to any of the configurations shown in Figures 2 through 5, namely: dedicated input, dedicated combinational output with programmable polarity, combinational output with feedback and programmable polarity, or registered output with feedback and programmable polarity. These four macrocell configurations can be combined as needed to allow full pin and function compatibility with the PAL architectures listed in the preceding tables. Figure 2. Dedicated Input Ct. OUTPUT LODGE MACROCELLIP) MACROCELLIP MACR #### **Fuse-Map Compatibility** The ability of GAL devices to directly accept PAL patterns is the result of more than just functional compatibility. There is an additional stipulation that the 'fuse' maps be compatible — otherwise the copy procedure requires manual intervention in the form of manipulating JEDEC files or 'fuse' plots to get everything into the proper format. Obviously, any manual intervention would be cumbersome and time-consuming, and would significantly detract from the utility of the GAL devices. Therefore, the GAL cell array is designed to be an identical bit-for-bit mapping of a PAL fuse array, in any output configuration. This means that external input signals and feedback signals are physically connected to the same array input lines in the GAL device as they are in a PAL device. Although this may sound trivial, consider the following example, which examines how different PAL architectures have different array hook-up schemes. Refer to the partial logic diagrams of a PAL16L2 and a PAL16R8 in Figures 6 and 7, respectively. Notice in the first figure that pin 1 is an input and is connected to array input lines 2 and 3. Now notice in the second figure that pin 1 is a clock input, and the feedback signal from pin 19 is connected to input lines 2 and 3. These differences pose no problem for the PAL manufacturer, since different PAL devices are manufactured independently of each other. However, for a GAL device to have the flexibility to accommodate different array hook-up schemes required some innovative design techniques. Although these techniques add to the complexity of the OLMC, the benefits of a directly copyable device are obvious. #### **COPYING PAL PATTERNS TO GAL DEVICES!** #### **RAL Device Codes** The final element required to facilitate direct PAL device copying is the RAL (Reprogrammable Array Logic) code. The RAL code is the user's means of informing the programmer box exactly which architecture the GAL device will be patterned to. It correlates to the family/pincode selection for identifying PAL architectures. The information shown in Figure 8 is taken from the Data I/O wall chart listing all device manufacturers' family/pin codes. (Other hardware manufacturers offer similar support.) Notice that there is an entry for each of the GAL16V8 and the GAL20V8, as well as for many RAL codes. It should be noted that, although there are only two physically different device types — the GAL16V8 and GAL20V8 — these products source all of the 44 device types listed in Figure 10; the RAL codes are provided merely for the purpose of copying PAL devices. To emulate a PAL16R4 pattern using the GAL16V8, the RAL16R4 family/pin code must be used according to the procedure explained below. The RAL codes directly correspond to each respective PAL device configuration and provide the programmer box with the information to program the GAL device OLMCs. Physically resident inside the GAL device is an 82-bit architecture control word which, once programmed, determines the configuration of the OLMCs. (Refer to the data sheets in Section 2 for further discussion on the architecture control word.) Downloading a PAL pattern to a programmer box transfers array data only; no information as to the device architecture is transmitted. Thus, the RAL code is essential. Figure 8. GAL Device Pinout Codes | | | | Р | ROGR | AMMAB | | GIC | | | | | |--------------------------|------------|------------------|----------------|------------|----------------------|-------------|---------------------------------------|----------------------------------------|----------|-----------------------------------------|------------| | DENCE | PART TYPE | HO OF PIN | ENMIT OF | LOGICPAN | LOGICPAN ADAPTER | MOMPTER REV | DESIGN ADAPTE | DESIGN NO APTER | MODEL OF | MODEL SO NOW | ABEL VER | | 10H8-25/-35 | RAL | 20 | 36/18 | V04 | 303A-009 | V03 | 303A-100 | V01 | | | 1.0 | | 0L8-25/-35 | RAL | 20 | 36/13 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 0P8-25/-35 | RAL | 20 | 36/32 | V04 | 303A-009 | V03 | | | •• | •• | 1.0 | | 2H6-25/-35 | RAL | 20 | 36/19 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 2L6-25/-35 | RAL | 20 | 36/14 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 2P6-25/-35 | RAL | 20 | 36/33 | V04 | 303A-009 | V03 | | | •• | :: | 1.0 | | 4H4-25/-35<br>4H8-25/-35 | RAL<br>RAL | 20<br>24 | 36/20<br>36/08 | V04<br>V04 | 303A-109<br>303A-009 | V03<br>V03 | 303A-100 | V01<br>V01 | :: | :: | 1.0 | | | | Bereiter - brown | | | | | 303A-100 | | | | 1.0 | | 4L4-25/-35<br>4L8-25/-35 | RAL | 20 | 36/15 | V04 | 303A-009 | V03 | 303A-100 | V01 | :: | :: | 1.0 | | 4P4-25/-35 | RAL<br>RAL | 24<br>20 | 36/02<br>36/34 | ∨04<br>∨04 | 303A-009<br>303A-009 | V03<br>V03 | 303A-100 | V01 | ••• | | 1.0 | | 4P8-25/-35 | RAL | 24 | 36/38 | V04<br>V04 | 303A-009 | V03 | | | | •• | 1.0<br>1.0 | | 6H2-25/-35 | RAL | 20 | 36/22 | V04 | 303A-009 | V03 | 303A-100 | V01 | | | | | 6H6-25/-35 | RAL | 24 | 36/09 | V04<br>V04 | 303A-009 | V03 | 303A-100 | V01<br>V01 | | •• | 1.0<br>1.0 | | 6H8-25/-35 | RAL | 20 | 36/25 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6L2-25/-35 | RAL | 20 | 36/16 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6L6-25/-35 | RAL | 24 | 36/03 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6L8-25/-35 | RAL | 20 | 36/17 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6P2-25/-35 | RAL | 20 | 36/35 | V04 | 303A-009 | V03 | | | •• | •• | 1.0 | | 6P6-25/-35 | RAL | 24 | 36/39 | V04 | 303A-009 | V03 | | | •• | •• | 1.0 | | 6P8-25/-35 | RAL | 20 | 36/30 | V04 | 303A-009 | V03 | | - | •• | •• | 1.0 | | 6R4-25/-35 | RAL | 20 | 36/81 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6R6-25/-35 | RAL | 20 | 36/80 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6R8-25/-35 | RAL | 20 | 36/82 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 6RP4-25/-35 | RAL | 20 | 36/85 | V04 | 303A-009 | V03 | | | •• | •• | 1.0 | | 6RP6-25/-35 | RAL | 20 | 36/86 | V04 | 303A-009 | V03 | | - | •• | •• | 1.0 | | 6RP8-25/-35 | RAL | 20 | 36/87 | V04 | 303A-009 | V03 | | enne af elastica e co | | | 1.0 | | 6V8-25/-35 | GAL | 20 | 36/55 | V04 | 303A-009 | V03 | eric francisc <del>e</del> tericipies | ************************************** | | | 1.13 | | 8H4-25/-35 | RAL | 24 | 36/10 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | • • • • • • • • • • • • • • • • • • • • | 1.0 | | 8L4-25/-35<br>8P4-25/-35 | RAL<br>RAL | 24<br>24 | 36/04<br>36/40 | V04<br>V04 | 303A-009<br>303A-009 | V03<br>V03 | 303A-100 | V01 | :: | :: | 1.0 | | 0H2-25/-35 | RAL | 24 | 36/11 | V04<br>V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 0H8-25/-35 | | 24 | | | | | | | | | | | 0L2-25/-35 | RAL<br>RAL | 24 | 36/61<br>36/05 | V04<br>V04 | 303A-009<br>303A-009 | V03<br>V03 | 303A-100<br>303A-100 | V01<br>V01 | ••• | | 1.0 | | 0L8-25/-35 | RAL | 24 | 36/26 | V04<br>V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 0P2-25/-35 | RAL | 24 | 36/41 | V04 | 303A-009 | V03 | 303A-100 | | •• | •• | 1.0 | | 0P8-25/-35 | RAL | 24 | 36/62 | V04 | 303A-009 | V03 | | | •• | ••• | 2.0 | | 0R4-25/-35 | RAL | 24 | 36/65 | V04<br>V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | 0R6-25/-35 | RAL | 24 | 36/66 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | OR8-25/-35 | RAL | 24 | 36/27 | V04 | 303A-009 | V03 | 303A-100 | V01 | •• | •• | 1.0 | | ORP4-25/-35 | RAL | 24 | 36/46 | V04 | 303A-009 | V03 | | | •• | •• | 2.0 | | ORP6-25/-35 | RAL | 24 | 36/64 | V04 | 303A-009 | V03 | | | •• | •• | 2.0 | | ORP8-25/-35 | RAL | 24 | 36/63 | V04 | 303A-009 | V03 | | | •• | •• | 2.0 | | 0V8-25/-35 | GAL | 24 | 36/57 | V04 | 303A-009 | V03 | - | | •• | •• | 2.0 | The "" symbol means that the algorithm for this device is under evaluation for possible addition in some future update. Inside the memory of a device programmer is the predetermined GAL architecture control word corresponding to each PAL device configuration. By selecting the appropriate RAL code, the device programmer can append the predetermined architecture control word to the array information previously downloaded. It stands to reason that if the GAL family/pin code were selected, the GAL device's array would be programmed properly but the OLMCs would be left unprogrammed, since there is no predetermined OLMC configuration in a 'virgin' GAL device. The GAL family/pin code would only be used in the development of a new design from scratch. In that case, the JEDEC file generated by the development software would contain an architecture control word specific to the design in question. When copying an existing PAL master device or an existing PAL JEDEC file, the architecture control word only gets physically appended to the cell array information by the programmer box when the appropriate RAL code is selected. A final reminder: When copying PAL device patterns into GAL devices, use the RAL family/pin code. When beginning a GAL design from scratch, use the GAL family/pin code. #### ACTUAL STEPS FOR COPYING PAL DEVICE PATTERNS INTO GAL DEVICES This procedure is generic in nature and is not specific to any device programmer. A PAL master device or a PAL JEDEC file may be used. - Load either the PAL-device fuse map or JEDEC-file data into the device programmer memory using the normal procedure. - 2 Select the appropriate RAL family/pin code from the programmer chart. Note: Remember that the RAL code is required for PAL device copying in order to configure the OLMCs properly. Do not use the GAL device code for copying PAL devices. (Note: Some programmers require changing adapters when switching from one device manufacturer to another.) Program the GAL device using the appropriate RAL family/pin code to configure to OLMCs properly. The copy procedure is complete and the resulting GAL device is 100% compatible with the PAL device it copied. (Note: The GAL device still retains its full erasability feature. The device can be reused with different array patterns and architecture configurations (RAL codes), as selected by the designer.) # GENERIC ARCHITECTURE — ANYTHING, EVERYTIME ## LATTICE #### INTRODUCTION At Lattice Semiconductor, GAL devices are 'Anything, Everytime, Instantly.' 'Instantly' signifies very fast (340ms) programming time and even faster (50ms) erase time, allowing instant reprogramming and reconfiguring. 'Everytime' signifies GAL devices' unmatched quality, backed by guaranteed 100% programming and functional yields. 'Anything' signifies generic architecture and the ability to put any function on any pin. 'Anything' implies not only the many PAL architectures that GAL devices emulate with 100% socket compatibility, and not only in-between architectures (such as a 16R1 or 13L5), but also the ability to begin with an industry-standard architecture, say a 16R4, and have the flexibility of moving any function to any pin to simplify board layout. This brief explores the generic architecture and how it can be applied to designs already fixed in architecture that require greater flexibility for board layout. The GAL16V8 and GAL20V8 are each capable of emulating 21 different PAL architectures, as shown in Tables 1 and 2. A GAL device can drop right into any of these existing PAL sockets with 100% compatibility including: pin-for-pin, function, parametric, and fuse-map compatibility. The reader is encouraged to reference the preceding brief and other sections of this handbook for a more comprehensive discussion of compatibility. #### In-Between Architectures In addition to the industry standard architectures, the generic approach allows GAL devices to be configured to all the 'in-between' architectures not offered by PAL device manufacturers. For instance, a 16R1 or 20R7 — Table 1. PAL Architectures Emulated by GAL16V8 | | | | GAL | 16V8 | | | | |------|------|------|------|-------|-------|-------|------| | 10L8 | 12L6 | 14L4 | 16L2 | 16R8 | 16R6 | 16R4 | 16L8 | | 10H8 | 12H6 | 14H4 | 16H2 | 16RP8 | 16RP6 | 16RP4 | 16H8 | | 10P8 | 12P6 | 14P4 | 16P2 | | | | 16P8 | Table 2. PAL Architectures Emulated by GAL20V8 | | 1111 | | GAL | 20V8 | | | | |------|------|------|------|-------|-------|-------|------| | 14L8 | 16L6 | 18L4 | 20L2 | 20R8 | 20R6 | 20R4 | 20L8 | | 14H8 | 16H6 | 18H4 | 20H2 | 20RP8 | 20RP6 | 20RP4 | 20H8 | | 14P8 | 16P6 | 18P4 | 20P2 | | | | 20P8 | or even a 13L5 — are possible by simply specifying the function of each pin in the software design input. The obvious benefit lies in not being confined to a specific architecture during the design process. This is arguably the most desirable benefit of the GAL family generic architecture approach. An often overlooked benefit of the generic architecture approach is the added flexibility of moving functions from pin to pin after a design is completed, to simplify the board-layout process. This feature becomes evident when exploring the different ways a designer might lay out a board when a 16R4 architecture is used. Refer to the PAL16R4 logic symbol of Figure 1. There are 4 registered outputs (pins 14-17) and 4 combinational outputs (pins 12,13,18,19). This type of device gives the designer the flexibility of moving registers around between pins 14 and 17 and likewise moving combinational outputs around among pins 12,13,18,19. While there is some flexibility with this approach, the situation changes dramatically when the GAL16V8 is used. With a GAL16V8 emulating a PAL16R4 architecture, a total of 70 different arrangements of outputs is possible while performing a specified function. Every logic symbol in Figure 2 depicts the functional equivalent of a PAL16R4, yet each output arrangement is different. Even though the architecture has already been determined, many alternative output arrangements can still be chosen, depending on the board requirements. The ability to move any function to any pin not only greatly simplifies the board-layout procedure, but can eliminate a level of signal-routing on a multilayer board, as well. The fixed output placement of PAL devices often results in outputs signals having to cross on the board, requiring additional routing levels — which means additional cost. The inherent flexibility of the GAL family permits any function on any pin, thereby removing the need to cross signals externally and ultimately reducing the overall complexity of the PC board. When the entire system-development process is taken into account — including design and layout — the user would prefer the tool that offers maximum flexibility. It is certainly advantageous to use one device that replaces virtually all of the common PLD architectures available. GAL devices meet those requirements. Most users would also wish to be free of the constraints of predetermined, fixed architectures and one-time programmable devices. GAL devices solve these problems too. Finally, the user would like to simplify the board-layout process, with the option of moving any function to any pin, even after the architecture has been determined. With the generic architecture approach, the GAL family removes the constraints of predetermined pinout, as well. The designer is most efficient when the only constraint is his own creativity; GAL devices offer that luxury. ## USING ELECTRONIC SIGNATURE ### LATTICE #### INTRODUCTION In the course of system development and production, the proliferation of PLD architectures and patterns can be great. To further complicate the record-keeping process, design changes often occur, especially in the early stages of product development. The task of maintaining 'which pattern goes to what device for which socket' becomes exceedingly nontrivial. What's more, once a manufacturing flow has been set, it becomes important to 'label' each PLD with pertinent manufacturing information, which can be quite beneficial in the event of a customer return — traceability aided by a manufacturing history can help to quickly reconstruct details of a defective product and thereby effect a speedy solution. The Lattice GAL family can ease the problems associated with document control and traceability, thanks to a feature called Electronic Signature (ES). This brief describes the concept behind ES, how it is used, and the advantages obtainable with regard to manufacturing-flow control, documentation, and traceability. Electronic Signature is basically a user's 'notepad' provided in electrically erasable (EE) cells on each GAL device. Essentially an extra row that's appended to the array and allocated for data storage, the ES can contain up to 8 bytes. Figure 1 shows Row Address Maps for the GAL16V8 and GAL20V8, with the ES row highlighted. Because one GAL device can emulate many different PAL architectures, inventory logistics are greatly simplified. To further simplify the development and manufacturing process, Lattice Semiconductor incorporated ES to store such manufacturing data as the manufacturer's ID, programming date, programmer make, pattern code, revision number, and product flow. The intent was to assist users with the complex chore of record maintenance and product flow control. In practice, the ES can be used for any of a number of ID functions. For user simplicity, ES will be supported by all GAL family software support packages such as CUPL and ABEL, which are discussed with greater detail in Section 4 of this handbook. The user will be able to define data fields, specify information, and write or read ES data from each GAL device. The following paragraphs describe how ES may be managed. Within the 64 bits (eight bytes) available for ES data storage, users may find it helpful to define specific fields, to make better use of information storage. A field may use only one bit (or all 64), and may contain a variety of topics. Some fields should probably be reserved for future expansion. The possibilities for fields are endless, and completely up to the user. As an example, Figure 2 divides the ES into five fields: manufacturer's ID, device program date, programmer ID code, pattern code, and a reserved section. Even with the GAL device's security feature enabled, the ES can still be read. If a pattern code were stored in the ES, the user could always identify which pattern had been used in a given device. In this way, a device pattern could be confidentially retrieved. As a second safety feature, when a GAL device is erased and repatterned, the ES row is automatically erased. This prevents any situation in which an old ES might be fitted with a new pattern. (No information is better than wrong information.) It is the user's responsibility to update the ES when reprogramming. Programming the ES is accomplished in the same manner as any other array write operation. With the GAL device in Edit mode, the ES can be selected using a row address of 32 on the GAL16V8, or 40 on the GAL20V8. By following the shift register and program timings (specified in the data sheets of Section 2) to load, program and verify the ES, a routine can be developed on most ATE systems to pattern a user-specific signature into the device. Though provided to assist the designers and manufacturers who utilize GAL products, making use of ES is not essential to enjoying the many benefits of GAL devices. For those willing to invest in it, however, the reduction of 'hidden costs' associated with PLDs can be significant. The following outlines some of the opportunities presented; the reader is referred to the brief on page 6-33, 'Hidden Costs in PLD Usage,' to ascribe the value of each benefit. #### **Eliminating Labels** By automatically storing the appropriate identification information into GAL device ES locations while the programming hardware is patterning the device, the need for a costly additional handling step to apply messy gummed labels or ink is eliminated. What's more, throughput and quality of the patterned devices is greatly increased. #### **Document Control** The job of document control becomes more manageable when using the GAL device ES, since a pattern code in the ES can specify each pattern and its application. This proves an absolute boon in Military programs, where accurate documentation is essential. If a change occurs, it is easily handled with a new pattern code. In fact, with a pattern code in each device, a readout can actually be conducted during board assembly. Code verification would ensure the use of properly patterned devices and serve as a quality-monitor step. Moreover, validation is simplified when checking against a lot- or board-traveler, since master devices are not required. #### **USING ELECTRONIC SIGNATURE I** #### Software Revisions With ES, a software ID code can be stored and referenced in Document Control to a current-pattern version. When a revision occurs, a new pattern code is simultaneously stored in the ES. For the first time in PLD history, pattern codes can be monitored to verify that incorrect versions of software are not inadvertantly being used. With GAL devices, of course, any material flagged with an improper pattern code can simply be sent back and reprogrammed to the current-pattern revision. Also, when security is enabled, an ES-resident pattern ID code is the only certain means of documenting which pattern resides within a device. #### **Manufacturing Information** As described earlier, manufacturing information stored in the GAL device ES can help track down problems, should products be returned. If each board-assembly location were coded into GAL devices used at that assembly site, for example, customer board returns might be linked to a common source. Also, identification codes would eliminate the need to use external labels or stamps to signify different vendors. #### **Manufacturing Flow** With ES, devices can all be preprogrammed at one location and given a destination code. Upon shipment and receipt, sample readouts of destination codes could be performed to ensure that the proper devices were received. As systems become more complex, production- and document-control costs can become dominant. Electronic Signature is one of many valuable ease-of-use features offered in the GAL device family that can tame such costs. Lattice Semiconductor will continue to deliver outstanding user support, by making the ES feature available on all GAL devices. ### LATTICE ### OVERVIEW OF REGISTER PRELOAD #### INTRODUCTION Register preload is a testability feature that is rapidly gaining prominence throughout the chip-design marketplace. Because it allows any arbitrary state value to be loaded into a PLD's output register, this powerful feature is capable of breaking down complex logic designs into simple testable blocks. All GAL family devices from Lattice Semiconductor incorporate the feature, and though extremely valuable for testing the device during manufacture, register preload allows the discerning user to convince himself of this bold claim; because of the testability advantages of E<sup>2</sup>CMOS technology, Lattice guarantees 100% programming and functional yields for GAL devices, thereby obviating the need for the user to test GAL devices after programming. Although its comprehension is not a prerequisite for GAL device usage, this technical brief provides a technical overview of register preload and how it can be useful. By allowing any arbitrary state value to be loaded into a device's output registers, register preload can provide an easy method of testing registered devices for logical functionality. For conclusive testing of state-machine designs, all possible states and state transitions must be verified, not just those required in the normal machine operations. This is because, during system operation, certain events (power-up, line voltage glitches, brown-outs, etc.) can throw the logic into an illegal state. To test a design for proper handling of such conditions, a way must be provided to break the feedback paths, and force any desired — even illegal — state into the registers. Then the machine can be sequenced, and the outputs tested for correct next-state conditions. The GAL16V8 and GAL20V8 devices include circuitry that allows each registered output to be synchronously set either high or low. Thus, any present-state condition can be forced for test sequencing. Figure 1 shows the pin functions necessary to preload the registers. The register preload timing and pin voltage levels necessary to perform the function are shown in Figure 2. (See Section 2, 'GAL Device Specifications' for parametric specifications regarding register preload.) This test mode is entered by raising PRLD to V<sub>IFS</sub> (a supervoltage of 15V), which enables the serial data in (SDIN) buffer and the serial data out (S<sub>DOUT</sub>) buffer. Data is then serially shifted into the registers on each rising edge of the clock, DCLK. Only the macrocells with registered output configurations are loaded. If only 3 outputs have registers, then only 3 bits need be shifted in. The registers are loaded from the bottom up, as illustrated in Figure 1. A typical functional test sequence would be to verify all possible state transitions for the device being tested. To verify these transitions requires the ability to set the state registers into an arbitrary 'present-state' value, and to set the device inputs to any arbitrary 'presentinput' value. Once this is done, the state machine is then clocked into a new state or 'next state'. The next state is then checked to validate the transition from the present state. In this way any state transition can be checked. #### **Shorter Test Sequences** The difficulty in getting to certain states or conditions can lead to logic-verification sequences that are either incomplete or excessively long. Long test sequences result when feedback signals from state registers combine with inputs to determine the 'next-state' values. This condition forces the state machine to go through many state transitions before it can reach the state that requires testing. Therefore, the test sequence will be mostly state-initialization and not actual testing. The test sequence can become excessively long when a state must be reentered many times to test a wide variety of input combinations. Consider a device programmed as a seven-bit counter that, among other functions, asserts an output signal from an eighth output once the counter reaches 127, or binary 1111111. In order to test this eighth output for the proper logic level, it is necessary to cycle the counter 127 times just to set up the desired test condition. Also, if several different input combinations need testing with the seven-bit counter in this state, each set of input conditions will require the test sequence to lengthen by 128 test vectors, of which 127 vectors are for initialization only. Register preload allows the desired 'present state' to be loaded into the device in one test vector and allow testing for the 'next state' with a second test vector. The benefits of this feature are readily apparent for shortening test sequences. #### **Unreachable States** Complete logic verification is often impossible when states that need to be tested can not be entered with normal state transitions. Included among these are 'forbidden,' 'power-up,' or 'don't care' states that are not normally entered but need to be tested to ensure that they return to the defined state. Consider a design including a counter that counts in the sequence 0,1,2,5,0,1,2,5... Under normal conditions, the state registers for this counter would never reach states '3' and '4.' However, to guarantee proper functionality, these states must be entered, to ensure the machine will reset if either of these forbidden states is ever errantly entered. Without register preload, this task is impossible, since there would be no way to force the counter into forbidden states. With register preload, the states are simply loaded into the counter, which is subsequently clocked to the next state to verify proper return to a known state and normal operation. For the most demanding users, register preload is an invaluable feature for testing all possible state transitions in a registered device, and one that can significantly shorten test sequences, as well as allow forbidden states to be tested. These benefits translate to higher-quality systems, because of the greater degree of confidence that all components in the system function properly prior to shipment. The point for all users of GAL devices to remember is that the inherent testability of Lattice Semiconductor's E<sup>2</sup>CMOS technology removes the testing burden from the user by assuring the highest-quality programmable logic devices available: 100% programming yields, 100% functional yields — guaranteed. ### LATTICE ### TESTABILITY ADVANTAGES OF GAL DEVICES #### INTRODUCTION While it is the responsibility of component manufacturers to maximize product quality and reliability by testing to weed out infant mortality and thereby delivering units with a low failure rate, programmable-logic-device (PLD) manufacturers have traditionally placed the responsibility of testing on the user. Primarily because bipolar fuse-link technology does not lend itself well to testability prior to programming, PAL device consumers have been forced to bear the burden of testing. Lattice Semiconductor has changed all that, with the introduction of GAL devices. The first PLDs to use electrically erasable E<sup>2</sup> CMOS technology, GAL devices are also the only PLDs that are completely tested before shipment. Incorporating design-for-testability features, GAL devices are reprogrammed in milliseconds and tested extensively through the actual circuitry used in device operation, rather than by means of 'shadow' arrays and 'dummy' columns that one-time-programmable PLDs resort to. When a consumer purchases a GAL device and programs it, he can feel 100% confident that the device will adhere to all performance specifications outlined in the GAL data sheet. This can be assured because prior to shipment, each GAL device has been programmed with hundreds of worst-case patterns, cycled for endurance, and tested over temperature with every scheme of architecture. PLDs have historically been impossible to test and characterize on a volume-production level, because complete performance testing could not be accomplished until after a device was programmed for a specific application. Only the customer could verify that performance specifications were indeed being met, by testing each device fully after programming. Manufacturers of bipolar fuse-link PAL devices present statistical data that implies that if the device programs, it will probably operate adequately. Consequently, the user has to program the device and test it over temperature to screen out statistical anomalies. If programming yield is 98% and functional yield is 99%, then each user can expect to return 3% of all PAL devices purchased — or three parts per hundred. #### **Predictable Programming** From a standpoint of device reliability, it is important for users to distinguish between the untestable behavior of fusible links and the highly predictable and repeatable retention characteristics of the GAL device's E<sup>2</sup>CMOS arrays. Design features enable each E<sup>2</sup>CMOS cell to be checked for sufficient margin after programming, to ensure that all cells comply with the retention requirements dictated by Lattice Semiconductor's quality and reliability goals. All devices undergo retention testing, in which #### **TESTABILITY ADVANTAGES OF GAL DEVICES** every cell's charge is measured before and after a high-temperature 'bake,' to detect any unusual degradation that might portend potential failures. For the user, this means that programmer 'sensitivities' are a thing of the past. In contrast, poorly processed fuse links in a bipolar PLD — which might require a higher current to program — can combine with a 'weak programmer' (low-current-sourcing) to produce poor fusing characteristics. If proper fuse 'gapping' is not achieved 100% of the time, reliability problems will arise. With fuse-link technology, reliability can often be a function of programming hardware; with Lattice E<sup>2</sup>CMOS cells, reliability is inherent. Once programmed, the GAL device is programmed for life (unless, of course, the user decides to erase and program it again). #### **Testing GAL Devices** The GAL device standard manufacturing flow (Figure 1) has been designed to test and stress 100% of the device circuitry over the full commercial or military temperature operating range. Only with E²CMOS technology is such an objective realizable, and Lattice is the sole PLD manufacturer able to make that claim. To thoroughly check the GAL device, its circuits are partitioned into four sections, each of which is subjected to a specific test routine. As shown in the GAL16V8 block diagram of Figure 2, the four sections are: input logic, Output Logic Macrocell (OLMC), E²CMOS cell array, and programming circuitry. The parameters and specifications of each of the four sections are thoroughly validated, as described in the following paragraphs. #### **DC Parameters** All DC parameters are measured twice, with ample guardbands: during die-probing at the wafer level, and after the GAL devices are packaged. Tests include input leakage, I/O leakage, standby current, $V_{IL}$ , $V_{IH}$ , $V_{OL}$ , $I_{OL}$ , $I_{OH}$ , and $V_{OH}$ — all measured under worst-case bias conditions at both temperature (either commercial or military) and voltage limits. #### **Basic Function** Basic function testing verifies that the E<sup>2</sup>CMOS cell array and all programming circuitry is operational. Timings and levels associated with serial-shift-register operation and array-addressing are used in conjunction with several data patterns to detect any array defects. Basic function testing validates that all paths through the array are continuous and programmable. During basic function testing the opportunity is also taken to test other GAL device features, such as register preload and power-on reset. The tinted region of Figure 3 indicates the areas of basic function test coverage. #### **AC Performance** Since GAL device performance is taken very seriously, triple guardbands are used (voltage, timing and temperature) to ensure that device performance is well within specifications. Every timing specification is strictly tested, using worst-case patterns for each architectural configuration. By AC testing with different architectures, every AC path of the Output Logic Macrocell (Figure 4) is tested. With AC performance testing, input logic and I/O feedback are verified, as is the AC integrity of the array. Figure 5 highlights the portions of the GAL 16V8 tested in this step. Note that the patterns used for AC verification are placed into the normal array; no test rows or columns are used. In fact, so extensive is the testing performed on units prior to leaving the factory that Lattice guarantees 100% AC yields. #### **Active Power** For the GAL device power measurement, operating current is maximized through use of a pattern that combines standby current and peak transient power. The device is tested with an asynchronous (16L8 type) architecture to take advantage of all available outputs. Eight inputs are cycled at a frequency in excess of 15 MHz, while the supply voltage is maintained at its upper limit. (Most applications will require as little as half the power demanded by the above pattern.) #### Reliability To optimize GAL device reliability, two special test features were incorporated into the GAL family: margin testing and internal verify. Margin testing provides the ability to individually measure the charge content of each cell, and is used primarily for two evaluations: 1) to measure each cell after programming, and thereby verify that sufficient voltage margin has been attained; and 2) to measure cell charge before and after a high-temperature stress, and thereby identify weak cells that would likely exhibit poor retention characteristics. Internal verify provides the ability to monitor the voltage and current on internal nodes. Stress-induced changes can be identified through internal verify, and a primary use of this feature is to monitor internal circuit nodes before and after a high-voltage dynamic stress. Small changes in internal characteristics often forewarn premature circuit fatigue. With the implementation of margin test and internal verify, reliability screens are made more effective. Used in conjunction with a dynamic and static stress, these two device features ensure dependable circuit operation and rock-solid E<sup>2</sup>CMOS cell retention. #### Quality To promote quality in the Lattice GAL products, strict policies and procedures for manufacturing are closely adhered to. Electrostatic-discharge (ESD) levels are continuously monitored on samples taken at each manufacturing step. 100% actual test, using generous guardbands in temperature, timings, signal levels and supply voltage, guarantees that all shipped material meets published specifications. The Lattice Quality Assurance Program, which meets or exceeds all requirements outlined in MIL-M-38510F, Appendix A ('General Specification for Microcircuits'), as well as all inspection-system requirements outlined in MIL-I-45208A, is described in detail in Section 8 of this handbook. Testability, Quality and Reliability were foremost objectives during the design, development and manufacturing of the GAL family. The time and energy expended on this product indeed support that 100% programming yield and 100% functional yield are hard-earned facts—not just claims. ### E<sup>2</sup>CMOS AND PROGRAMMABLE LOGIC ### LATTICE #### INTRODUCTION The Lattice GAL 16V8 E<sup>2</sup>CMOS memory array uses the well understood Fowler-Nordheim tunneling effect for cell programming. This technology is based on a controlled-voltage, negligible-current mechanism of charge transfer. This technology was chosen for the GAL devices to enhance the flexibility and re-usability of the device by both design engineers and production personnel. The technology also allows the device to be fully tested prior to shipment using the '100% actual test' approach. The use of the electrically erasable cells in the GAL-16V8 instead of the traditional metal fuse links offers several distinct advantages. The GAL16V8 can be (and is) fully tested prior to leaving the factory. Each and every programmable element is tested many times. There are no special test rows, columns or 'phantom' arrays necessary — the elements tested are the same elements normally programmed by the end user to implement a logic function. Therefore, the GAL device programming yield can be tested and guaranteed to be 100% with zero fallout. In contrast, the metal fuse link cannot be tested, since once the link is blown it cannot be replaced. The fuse link devices rely on test rows and columns (phantom arrays) to correlate and simulate the device's performance, so that they don't have to pattern the normal logic array. The typical fallout of bipolar product to programming is 1 to 3%, due to this inherent lack of fuselink testability, poor correlations and inadequate simulations. The same advantage holds for post-programming tests of AC and DC parameters. Only the E²CMOS technology allows the actual device signal paths to be tested prior to shipment from the factory. No simulation or correlation is necessary. GAL devices are tested for worst case performance under dozens of different configurations. The post-programming AC and DC yields of GAL devices are tested and guaranteed to be 100% with zero fallout. #### E<sup>2</sup>CMOS Testability Exceeds UV Devices The E<sup>2</sup>CMOS testing approach is superior to that of the EPROM-based EPLD (UV Erasable PLD). While the EPLD devices offer the ability to be erased, this feature is impaired with a time-consuming and cumbersome process of exposure to UV light. The manufacturers of devices using the EPROM technology for their memory array are limited to one programming cycle per test insertion, because of the time necessary to erase the devices. Cell endurance and the multiple patterning necessary for full AC testing is not possible. Some manufacturers resort to phantom arrays to test their performance. These phantom arrays, which suffer from poor correlation, are necessary with EPLD devices packaged in one-time-programmable (OTP) plastic packages, since the devices are no longer erasable. The manufacturers of EPROM based devices are unable to guarantee 100% yields. The E<sup>2</sup>CMOS GAL device is fully testable and tested to guarantee its 100% yields and performance — in any package. The GAL device's E<sup>2</sup>CMOS cell is slightly larger than a corresponding EPROM type cell. Historically, this has been a concern with memory devices; since the die size was array limited;, however, programmable logic devices tend to not be array limited. In fact, the GAL device array occupies only 6-7% of the total die size (Figure 1). The impact of the slightly larger cell size on total die area is only 2-3% when compared to the EPROM approach. The slight cost impact of a 2% larger die area is more than offset by the ability to screen for 100% yields and the savings of being able to reject non-functional die early in the manufacturing process. #### **Data Protection** The GAL16V8 devices must be programmed by dedicated device programmers, such as those made by Data I/O, Stag, and others. The programming hardware provides an external reference voltage of slightly over 15 volts on certain pins, followed by specific timing signals on other pins, to alter the array content. As such, GAL devices are immune to false writes during power up, power down, 'brownouts,' system glitches or any other unpredictable system behavior. The E<sup>2</sup>CMOS cell offers erase times of less than 50 ms, which takes place during programming, in a fashion that's transparent to the user. Advanced circuit design techniques implement a high-speed programming scheme that results in a full array programming time, including a bulk erase, of less than 400 ms. The programming of GAL devices is about 50% faster than comparable bipolar PAL devices, and some 20 times faster than the current tens of seconds necessary to pattern EPLD products. Faster programming times, 100% fully tested devices and 100% guaranteed programm- ing yield (zero loss) on the GAL devices results in increased throughput and a reduced overall cost to the user. #### **Instant Error Recovery** The E²CMOS process offers instant erasure in both the engineering and production environments. In the production environment, any GAL devices accidentally programmed to an incorrect or obsolete pattern can be re-programmed instantly, instead of thrown away. This minimizes the cost of production errors or changes. The 100% 'fuse' map compatibility of GAL devices with the common PAL devices allows the introduction of GAL devices into the production environment without any engineering overlay to modify patterns, files or master devices. In the design environment, the re-useable E²CMOS device allows the designer to experiment and iterate without paying the penalty of throwing fuse-link devices away or waiting 20-plus minutes to erase UV-type devices. The designer is freed from the burden of mistakes while prototyping — a repatterned device is less than a second away. The designer can also 'build' on his devices by debugging portions of the logic, enabling additional functionality, debugging, and so on. This can greatly simplify the prototyping process. The manufacturing engineer benefits from the flexibility of the GAL macrocell configuration. Any function can be shifted to any pin, separating the chore of prototyping from the task of laying out a circuit board. The swapping of output pins can eliminate the need for cross-over traces or even an additional board level, resulting in increased reliability and reduced cost. # GAL DEVICE POWER CONSIDERATIONS ### LATTICE #### INTRODUCTION Beginning with an understanding of some fundamental power-consumption characteristics of bipolar and CMOS circuit technologies, a technique can be developed that allows system designers to accurately predict typical and worst-case power consumption of GAL devices in a specific application. Here, we investigate the components of GAL device power consumption — and its dependence on the programming pattern — to develop such a structured technique. Power consumption in integrated circuits comprises of two fundamental components: A static (DC) component and a dynamic (AC) component. The total power consumed by an integrated circuit in a system is simply the sum of these two components: $$\begin{split} P_D &= P_{DAC} + P_{DDC} \\ &= (V \bullet I_{AC}) + (V \bullet I_{DC}) \\ &= V \left(I_{AC} + I_{DC}\right) \end{split}$$ where: $P_{\rm D}$ is the total power dissipation, $I_{\rm AC}$ is the dynamic (switching) current consumption, $I_{\rm DC}$ is the static (standby) current consumption, and V is the operating supply voltage. Dividing both sides by the operating voltage (V) yields the total current: $$I_{CC(TOTAL)} = I_{AC} + I_{DC}$$ The IAC term can be further simplified: $$I_{AC} = \frac{dQ_{AC}}{dt} = C_{TOTAL} - \frac{dV}{dt} = (C_L + C_{EQ}) \frac{dV}{dt}$$ where $C_L$ is the total output load capacitance being driven by the integrated circuit, $C_{EQ}$ is the total equivalent capacitance presented to the system by the integrated circuit due to the internal device nodes being charged and discharged during switching, dV is equal to the supply voltage, and dt = 1/f (where f = switching frequency in Hz). Therefore: $$I_{AC} = (C_L + C_{EQ})Vf$$ $$I_{CC(TOTAL)} = (C_L + C_{EQ})Vf + I_{DC}$$ It can be seen that $I_{DC}$ is a constant, while $I_{AC}$ is linear with respect to frequency, voltage, and load capacitance. In order to simplify the following discussion, we can assume an unloaded integrated circuit and set $C_L = 0$ . We are now left with the equivalent capacitance ( $C_{EQ}$ ) presented to the system by the integrated circuit: $$I_{CC(TOTAL)} = C_{EQ} Vf + I_{DC}$$ Bipolar integrated circuits have historically been dominated by the $I_{DC}$ term and have, therefore, ignored the $I_{AC}$ term (commonly referred to as the 'CVf' term.) With the advent of bipolar technologies capable of attaining operating frequencies of 50-100 MHz, this CVf term is no longer negligible. Of course, when considering high-performance CMOS technologies, this CVf term is often the dominant component of total I<sub>CC</sub>. In fact, many CMOS devices now separate these two components out and supply separate specifications: $$I_{SB} = I_{CC}$$ standby (or $I_{DC}$ , specified in mA) $I_{AC} = 'CVf'$ component of $I_{CC}$ (in mA/MHz) The intent is to allow a designer to determine the total $I_{CC}$ of a specific IC in a specific application. Programmable Logic Devices (both bipolar and CMOS) have complicated matters for the users and manufacturers of these devices, owing to their inherent configurability. Each unique PLD pattern may generate significantly different values for both $I_{\rm SB}$ and CVf power, depending on the functions and features utilized in each application. The Lattice GAL device family has been thoroughly characterized in terms of both of these components, in order to provide a simple and accurate technique for estimating total $I_{\rm CC}$ in a specific application. #### Separating I<sub>SB</sub> and I<sub>AC</sub> Components Each GAL device can be divided into two distinct areas of circuitry: one that consumes DC power, and one that doesn't. The high-speed, single-ended sense amplifier section consumes DC power ( $I_{SB}$ ) to attain performance through its ability to sense and amplify internal signal swings of as little as 50mV to full-supply-level logic signals. (Additionally, the oscillator circuitry that generates the negative substrate bias contributes about 2 mA to $I_{SB}$ .) All remaining circuitry is 100% CMOS technology, which essentially generates no $I_{\rm SB}$ component. This circuitry includes input buffers, row drivers, output logic macrocells, and output drivers. While contributing negigible $I_{\rm SB}$ , these circuits have direct and measurable contributions to $C_{\rm EQ}$ Vf current. #### Standby Current (ISB) $E^2 CMOS$ GAL devices employ a high-speed sense amplifier on each product term in the array. Each sense amplifier typically consumes $\sim 560 \mu A$ of standby bias current. On a GAL16V8 there are sixty-four product terms, such that a typical $I_{SB}$ contribution is: $$(64 PT) (0.56 mA/PT) = 36mA$$ Adding the 2mA for the oscillator circuit yields: Total $$I_{SR} = 36mA + 2mA = 38mA$$ Due to variations in wafer fabrication process parameters, this 'typical' number will vary approximately $\pm$ 20%. This variation of typical I<sub>SB</sub> versus process para- metric spread at 5.25V and 25°C is illustrated in Figure 1 for both half-power and quarter-power GAL devices. #### C<sub>EQ</sub>Vf Current (I<sub>AC</sub>) Due to the use of $E^2$ CMOS technology, each of the many different paths and functions available to a system designer contributes to the $C_{EQ}$ Vf current only when actively switching. To accurately estimate this $C_{\rm EQ}$ Vf current in a GAL device requires partitioning it into independent fundamental components that can be treated separately, then added together for a net contribution. There are basically three distinct circuit areas that contribute to $C_{\rm EQ}$ Vf current: - Switching input and I/O buffers (includes rows in the array) - 2) Switching product terms (Columns in the array) Figure 1. Standby Current vs. Process Parameters 50 45 V<sub>CC</sub> = 5.25V T<sub>A</sub> = 25°C 40 V<sub>CC</sub> = 5.25V T<sub>A</sub> = 25°C QUARTER POWER DEVICES OUARTER POWER DEVICES BEST-CASE PROCESS WAFER FABRICATION PROCESS PARAMETRICS Switching output logic macrocells and output drivers Each of these circuit blocks represents a significant capacitance that must be charged or discharged each time it switches logic states. The $C_{\rm EQ}$ Vf current may be expressed as the sum of these components: $$C_{EQ}Vf = (C_1 + C_2 + C_3) Vf$$ = $(C_1V + C_2V + C_3V)f$ Where $C_1$ , $C_2$ , $C_3$ refer to equivalent capacitances for the above-referenced components. Each of the three CVf components has been characterized as a function of frequency and provided for reference in Figures 2, 3, and 4. Figure 2 provides $I_{AC}$ characteristics as a function of the number of switching-device input or I/O pins. Figure 3 illustrates the $I_{AC}$ characteristics as a function of the number of switching product terms. Finally, Figure 4 provides $I_{AC}$ characteristics #### **GAL DEVICE POWER CONSIDERATIONS** as a function of the number of switching outputs. Table 1 provides a summary of these components. #### CC(TOTAL) It now becomes a simple task to calculate total $I_{\rm CC}$ for a specific application by merely summing the components, according to the following equation: $$I_{CC(TOTAL)} = I_{SB} + (C_1VI + C_2VP + C_3VO)f$$ Where $I = \#$ of switching inputs P = # of switching product terms O = # of switching outputs To try a specific example, consider a typical 10MHz application of a half-power GAL16V8. A system applica- Table 1. Summary of AC Current Components | Term | Half Power<br>GAL I <sub>AC</sub><br>Contribution | Quarter Power<br>GAL I <sub>AC</sub><br>Contribution | Description | |------------------|---------------------------------------------------|------------------------------------------------------|----------------------------| | C <sub>1</sub> V | 30μA/MHz | 30μA/MHz | Per switching input | | | 40μA/MHz | 40μA/MHz | Per switching I/O | | C <sub>2</sub> V | 7μA/MHz | 6μA/MHz | Per switching product term | | C <sub>3</sub> V | 100μA/MHz | 50μA/MHZ | Per switching output | tion may utilize eight inputs, four outputs, two I/Os, with sixteen product terms utilized. Substituting into the equation yields: $$I_{CC(TOTAL)} = 38\text{mA} + [(30\mu\text{A/MHz})(8) + (7\mu\text{A/MHz})(16) + (100\mu\text{A/MHz})(4) + (40\mu\text{A/MHz})(2)]10 \text{ MHz}$$ - = $38\text{mA} + (240\mu\text{A/MHz} + 112\mu\text{A/MHz} + 400\mu\text{A/MHz} + 80\mu\text{A/MHz}) 10\text{MHz}$ - $=38mA + (832\mu A/MHz) 10MHz$ - =38mA + 8.32mA - =46.32mA This is significantly less than the data sheet specification of 90mA. There are three considerations which explain this discrepancy: - 1) This application is a 10MHz application. The data sheet specifies $I_{\rm CC}$ at 15MHz. - This application does not use all inputs and I/Os, all product terms, and all outputs. The 'CVf' component of I<sub>CC</sub> is, therefore, significantly reduced. - 3) The effects of temperature have not yet been included. Figure 5 provides normalized $I_{CC}$ as a function of ambient temperature (normalized to 25 °C). To calculate the worst-case power for the example above at -55 °C requires multiplying by the temperature coefficient $\Theta_T$ : $$I_{CC(TOTAL, WORST CASE)} = I_{CC(TYPICAL)} \bullet \Theta_T$$ = (46.32mA) (1.19) = 55.1 mA Now, for illustration, look at the worst-case $I_{CC}$ possible on a half-power GAL device. This requires: $$T_A = -55$$ °C # of switching inputs = 8 # of switching I/O = 8 # of switching PTs = 64 # of switching outputs = 8 System frequency = 15MHz Plugging into the equation yields: $$I_{CC(TOTAL)} = (48\text{mA} + [(30\mu\text{A/MHz})(8) + (7\mu\text{A/MHz})$$ $(64) + (100\mu\text{A/MHz})(8) + (40\mu\text{A/MHz})(8)]$ $15\text{MHz})$ 1.19 = (48mA + [240μA/MHz + 448μA/MHz + 800μA/MHz + 320μA/MHz] 15MHz) 1.19 = (48mA + 27.1mA) 1.19 =(75.1 mA)(1.19) = 89.37 mA This is quite close to the maximum $I_{CC}$ of 90mA quoted on the data sheet. It is now a simple task to generate a chart that graphically compares the total operating $I_{CC}$ of GAL devices with that of bipolar PLDs. The following scenarios are illustrated in Figure 6: - A) Bipolar 'A-PAL' operating I<sub>CC</sub> - B) Half-power GAL16V8 with a 'typical' pattern - C) Half-power GAL16V8 with a 'worst case' pattern - D) Quarter-power GAL16V8 with a 'typical' pattern Only room-temperature curves are illustrated, as both bipolar PLDs and $E^2$ CMOS GAL devices have similar temperature coefficients for $I_{CC}$ . It can be seen that the half-power GAL16V8 significantly outperforms the bipolar PLD in terms of operating $I_{CC}$ (by typically 90mA per device during standby, and by 75mA per device at 30MHz). #### INTRODUCTION The Lattice GAL family has been developed using a high-performance E<sup>2</sup>CMOS process. CMOS processing was chosen for the GAL family to provide maximum AC performance with minimal power consumption. A drawback common to all CMOS technologies is the destructive agent, latch-up. This brief defines the phenomenon of latch-up, how it manifests, and what techniques have been used to control it. Also described are three device features employed in the GAL family to eliminate the occurrence of latch-up, as well as the results of an intensive investigation conducted to reveal the GAL family's tolerance to latch-up. Latch-up is a destructive bipolar-device action that can potentially occur in any CMOS-processed device. It is characterized by extreme runaway supply current and consequential smoking plastic packages. Latch-up is peculiar to CMOS technology, which integrates both P and N channel transistors on one chip. In the doping profile of a CMOS inverter, parasitic bipolar (PNPN) silicon-controlled-rectifier (SCR) structures are formed. Figure 1 shows the process cross section of a CMOS inverter, as well as the bipolar components to the parasitic SCR structure. In steady-state conditions, the SCR structure remains off. Destruction results when stray current injects into the base of either $\mathbf{Q}_1$ or $\mathbf{Q}_2$ in Figure 1. The current is amplified with regenerative feedback (assuming that the beta product of $\mathbf{Q}_1$ and $\mathbf{Q}_2$ is greater than unity), driving both $\mathbf{Q}_1$ and $\mathbf{Q}_2$ in to saturation and effectively turning on the SCR structure between the device supply and ground. With the parasitic SCR on, the CMOS inverter quickly becomes a nonrecoverable short circuit; metal trace lines melt and the device becomes permanently damaged. #### Causes of Latch-Up It has been explained that parasitic bipolar SCR structures are inherent in CMOS processing. If triggered, the SCR forms a very low-impedance path from the device supply to the substrate, resulting in the destructive event. Two conditions are necessary for the SCR to turn on: The beta product of $Q_1$ and $Q_2$ must be greater than unity, which, although minimized, is usually the case; and a trigger current must be present. The cause of latch-up is best understood by examining the mechanisms that produce the initial injection current to trigger the SCR network. Figure 2 is a schematic of the parasitic bipolar network present in a CMOS inverter, where node "b" is the inverter output. It can be seen that two events might trigger latch-up: 1) The inverter output could overshoot the device supply, thereby turning on Q3 and injecting current directly into the base of Q<sub>2</sub>; and 2) the inverter output could undershoot the device ground, turning on Q2 immediately. However, a third condition could also trigger latch-up: if the supply voltage to the P+ diffusion were to rise more quickly than the N-well bias, Q1 could turn on. Within the device circuitry, overshoot and undershoot can be controlled by design. A problem area exists at the device inputs, outputs and I/Os because external conditions are not always perfect. Powering up can also be a potential problem because of unknown bias conditions that may arise. With CMOS processing the possibility of latch-up is always present. The major causes of latch-up are understood and it is clear that if CMOS is to be used, solutions to latch-up will have to be created. As the technology evolves, solutions to latch-up are becoming more creative. Two of the more straightforward solutions are presented here. One direct way to reduce the threat of latch-up is to inhibit $\mathbf{Q}_2$ (Figure 1) from turning on. This has been accomplished by grounding the substrate and reducing the magnitude of Rsub through the use of wafers with a highly conductive epitaxial layer. While the technique is successful, the wafers are more expensive to manufacture, due to the extra processing required to form the epitaxial layers. The extensive use of 'guard rings' helps to collect stray currents which may inadvertently trigger an SCR structure. A disadvantage to heavy use of guard rings is the constraints placed on circuit design and topological layout, and the resulting increase in die size and #### The Latch-Lock Approach The intent of the GAL family was to implement costeffective solutions to each major cause of latch-up. The goal was met through three device features. The most susceptible areas for latch-up are the device inputs, outputs and I/Os. Extreme externally applied voltages may cause a P + N junction to forward-bias, leading to latch-up. The inputs, by design, are safe; but outputs and I/Os present a danger. To prevent latch-up by large positive swings on the device outputs or I/O pins, NMOS output drivers were used. This eliminates the possibility of turning on $\mathbf{Q}_3$ (Figure 2) with an output bias in excess of the device supply voltage. Figure 3 contains the effective NMOS output driver and its switching characteristics. Note that the output does not fully reach the supply voltage, but still provides adequate $\mathbf{V}_{\text{OH}}$ margin for TTL compatibility. To prevent negative swings on device output and I/O pins from forward-biasing the base-emitter junction of $Q_2$ , a substrate-bias generator was employed. By producing a $V_{\rm sub}$ of approximately -2.5v, undershoot margin is increased to about -3v. To insure that no undesired bias conditions occur with P+ diffusions, Lattice Semiconductor has developed proprietary Latch-Lock power-up circuitry, illustrated in Figure 4. In short, the drain of all P channel devices normally connected to the device supply, are now connected to an alternate supply that powers up after the device N-wells have been biased and the substrate has reached its negative clamp value. This prevents any hazardous bias conditions from developing in the power-up sequence. After power-up is complete, the Latch-Lock circuitry becomes dormant until a full power-down has occurred; this eliminates the chance of an unwanted P channel power-down during device operation. To determine the amount of latch-up immunity achieved with the three device features utilized in the GAL family, an intensive investigation was carried out. Each step was conducted at 25° and 100°C; inputs, outputs, and I/Os were sequentially forced to -8V and +12V while the device underwent fast and slow power-ups; devices were repeatedly "hot-socket" switched with up to 7.0V. Even under the extreme conditions specified, no instance of latch-up occurred. In attempt to provoke latch-up, $\pm 50$ mA was forced into each output and I/O pin. The device output drivers were damaged in the battle, and still latch-up was not induced. Based on the data, it is evident that the GAL family is completely immune to latch-up, even when subjected to a wide variety of extreme conditions, including current at inputs, outputs, and I/Os, power-supply rise time, hotsocket power-up and temperature. #### INTRODUCTION While the purchase price of a programmable logic device is an important consideration in identifying the most cost-effective solution for a system design, it is clearly not the only criterion. Hidden costs attributable to product testing, yield fallout, inventory management, and other factors can dramatically impact the final cost of using a PLD. This brief investigates the overhead associated with PLD usage and the advantages of testable and reprogrammable E<sup>2</sup>CMOS GAL devices over one-time-programmable PLDs. The GAL family of programmable logic devices is manufactured on a state-of-the art E<sup>2</sup>CMOS process that not only provides a better speed-power product than the best bipolar devices, but offers an advantage unique among PLD manufacturers: guaranteed programming and post-programming yields of 100%. The 100%-yield guarantee is the culmination of years of Lattice Semiconductor's circuit-design and manufacturing experience applied to the GAL device. The only way to be able to make this 100% yield statement — and to supply product that actually meets the 100% criterion — is to fully test all functions of the device, prior to shipment. The electrically erasable (EE) matrix, unlike previous PLD matrix technologies (bipolar fuse-link and UV-erasable PROM), permits full testing of the programmability and reprogrammability of each and every matrix cell. The ability to pattern the actual matrix is extremely significant, since it also allows Lattice to test the functionality of each of the Macrocell logic blocks, under various worst-case configurations. This test approach is referred to at Lattice as 'Actual Test'. Unlike other PLD manufacturers' approaches, which include imprecise correlations, simulations, test rows, and phantom arrays, Actual Test conclusively verifies AC and DC performance of every cell in every GAL device. #### **Eliminates Incoming QA** A consequence of Actual Test is that GAL devices do not require the typical incoming Quality Assurance testing that traditional fuse-link bipolar PLDs require. As such, the cost savings of using GAL devices begins the moment the parts arrive, since the average cost of an incoming QA operation — hardware, software development and maintenance, and handling — is approximately 7% of the raw device cost. Moreover, GAL devices become the optimal choice for implementation of Just-In-Time or Dock-To- Stock programs, since they eliminate the expense and time required by the incoming inspection process. Still, a number of users require that all devices undergo incoming QA. In those cases, the use of GAL devices still simplifies the issue. A single generic test program can be used to test all configurations of the E<sup>2</sup>CMOS-based GAL device. The expense of generating and maintaining a test program for every architecture (16L8, 16R4, 10P8, and so on) is eliminated with Generic Array Logic. Since the QA test for fuse-link PLDs, by its nature, requires the destructive patterning of the fuse array, QA testing of bipolar PAL devices can only be done through a sample plan. At best, a sample plan can provide a crude estimate of fuse-link yield loss; moreover, sampled devices cannot be erased and must be subsequently thrown away. GAL devices, utilizing the E<sup>2</sup>CMOS process can be patterned and erased at will, allowing 100% QA of all specifications and configurations. And, the devices can, of course, be erased to allow full reuse of the sample units in manufacturing. #### Simplified Inventory Management The generic architecture and high performance of the GAL devices allow two basic devices — the 20-pin GAL16V8 and 24-pin GAL20V8 — to directly replace approximately 70% of PLD device types currently available, including 100% of the most popular types ('L8,' 'R8,' 'R6,' and 'R4') and a sizable portion of the 'IFL' and EPLD devices. The obvious benefit of using GAL devices is a substantial reduction in the number of part types that need be stocked (Figure 1). Inventory management of dozens of speed-power options and device architectures is a painful process. The ideal cost of managing a device inventory adds some 2% of direct overhead; the real cost can be significantly greater, due to the risk that a shortage, 'outage,' or obsolete stock condition will exist. Improper planning could result in a shut-down of the assembly line. The generic architecture allows the GAL device to serve as insurance whenever needed to meet an immediate shortfall. The yields, at 100%, allow full planning confidence that the problem is solved. Disposition of rejects is another inventory-management issue. The raw cost of the rejects themselves (at a 2% to 5% fallout rate) is compounded by the associated paperwork of obtaining a replacement or credit for the bad devices. Studies show that every time a buyer or purchasing agent picks up the phone or generates a debit memo, some \$30 to \$50 is spent. Followup activity — 2 or 3 calls or letters — compounds the expense. Meanwhile, the manufacturing inventory is short of devices. What's more, carrying additional 'safety-stock' as insurance against a temporary shortage results in a higher inventory-carrying cost. #### 100% Yields Reduce System Cost Perfect yields, as provided through Actual Test, allow the manufacturing environment to run in a fully predictable manner. This allows purchasing and production-control to accurately schedule all activities and product for system build. Just-In-Time material-requisition systems assume that the material will arrive on time, in the exact quantity necessary. With GAL devices, the source product inventory can be allocated for programming to various patterns with full confidence that the final patterned devices will be in the quantity and of the quality desired. A rule of thumb, commonly known as the 'Factor of Ten Rule' (Table 1), details the cost of a failing unit throughout the manufacturing process. The point is that unit cost is not nearly as important as its contribution to Table 1. Factor of Ten Rule | | cost. | MULTIPLIER | OPERATION | |-------------|-----------|------------|----------------------------------------------------| | \$ | 5.00 | x | RAW COST OF DEVICE | | \$ | 50.00 | 10X | COST OF DETECTING AND REPAIRING<br>A BOARD FAILURE | | \$ | 500.00 | 100X | COST OF DETECTING AND REPAIRING A SYSTEM FAILURE | | <b>\$</b> 5 | + 00.000, | 1,000X | COST OF REPAIRING A FIELD FAILURE | \*EACH SUCCESSIVE OPERATION RESULTS IN 10 TIMES THE COST TO DETECT THE FAILING DEVICE. \$5.00 DEVICE COST ASSUMED — USE YOUR ACTUAL COST AND A 10 x MULTIPLIER TO OBTAIN ACTUAL NUMBERS. subsequent costs (or savings). The Rule basically states that the cost of detecting and replacing a defective device increases by an order of magnitude for each subsequent step of the manufacturing process. It is extremely important to recognize that the additional difficulty and cost of using traditional PLDs has implications far beyond what the observed programming yield fallout portends. The hidden costs, time and expense aggravation of board failures (10x device cost to detect and repair), system failures (100x device cost), and the potential for field failures far outweigh the simple 2% to 5% yield losses observed on a programming fixture. Figure 2 illustrates the differences between traditional PAL device yield loss and the 100% yields of the GAL devices. Notice that even operator errors and engineering pattern revisions are recoverable with GAL devices, which can be instantly erased and reprogrammed to the proper architecture and logic pattern. In a typical manufacturing environment, device programming hardware patterns the array, and assuming the engineer has provided test vectors, the hardware performs a basic (slow) functional test of the device. Yield losses at these two operations average 2% to 5% and 1% to 2%, respectively. What is not tested adequately at the PAL programming operation is the effect of partially programmed fuses that result in degraded AC performance or marginal reliability of the device. These failures are caught at board test and/or after board burn-in. Typical bipolar functional and AC parametric failure rates range between 0.5% and 2% for all manufacturers of fuse-link PAL devices. Even if one assumes the minimum failure rate of 0.5%, the system failure rates are still greatly magnified. Two mechanisms are used to detect the failures of PAL devices: board test and system test. Using the 'Factor of Ten Rule' and assuming that board test fully screens bad devices (AC fallout), if a conservative device failure rate of 0.5% were observed, the actual parts cost would be: Performing the screening at the system level, under the same scenario, makes a dramatic difference in the cost of the device: $$Acost = Pcost + (Pcost * 100 * 0.5\%)$$ $$= Pcost + Pcost * 0.5$$ $$= 1.5 * Pcost$$ These two different cost factors were determined using the conservative failure rate of 0.5%. Using the GAL device, with its 0% failure rate, provides instead a cost factor of 1; i.e., no additional cost burden is generated. The problem caused by PLD failures obviously grows in proportion to the number of devices in a system, since the probability of a failure among a group of PAL devices is higher than that for a single device. Figure 3 plots the probability of a board or system not working, as a function of the number of devices per system, for a variety of device failure rates. For example, at a unit failure rate of 1.0%, a system incorporating 30 PAL devices will exhibit a 25% failure rate. That means that 1 out of every 4 systems will have to be reworked, at tremendous cost. The replacement of an average 0.5% of the units in a system results in an actual 8% adder to the hidden device cost. The difficulty in replacing board failures is compounded by the removal of soldered units. It is quite easy to destroy a board with the removal and replacement of a defective device. Systems that fail in the field are not only the most costly in terms of dollars and cents, but in customer relations, as well. They require responding rapidly and performing repairs in a less-than-ideal environment, without the complete tools and supplies available at the factory. Field failures will always occur to some degree. However, the use of GALs can help reduce field repair costs when they do occur — even if the failing device is a traditional bipolar PLD — since the generic, erasable nature of GAL devices allows a minimum of field inventory to be carried, to debug system failure problems caused by other devices. The panel on the next page provides quidelines for calculating PLD usage costs. ## PLD COST ANALYSIS The cost of using a PLD goes well beyond simply the raw device cost. Programming and vector-test yields are obvious contributors to higher unit cost. The less-obvious and hidden costs tend to be much more difficult to identify and quantify. The purpose of the costing example is to provide the basis for your own cost analysis, using your own overhead and yield numbers. Estimates for reasonable ranges of the cost contributors are shown as a guide to using your own numbers. The explanation for each of the contributors to the device cost multiplier follow the figure. These cost multipliers include the overhead for each operation, and as a result, are higher than the observed costs. The example shown is based on actual data from a 100,000-piece-per-year user of traditional bipolar PLDs. The environment is a typical, high-volume, quality-controlled one. The GAL device checks in at 1.09 times the normalized cost, while the actual cost of using the bipolar PLD is 1.66 times — almost 40% higher. - **1 Device cost** is normalized to unity so that the raw purchase price has no bearing on the other cost factors. - **2** Purchasing Multiple Device Types instead of the single GAL device adds to overhead in the purchasing and receiving departments. This contributes approximately 2% as the availability, quality, and quantity issues are resolved with each order. The GAL approach reduces this number to 1.25% with inventory simplification. - **3** Prototype Lab Inventory and usage typically adds 5% to maintain experimentation stock of multiple device types for board debug. The GAL device multiplier is 1%, since the device can be reused over and over again. - Incoming QA Test and programs cost more than may be immediately apparent, with a 7% adder. The generation and maintenance of the software and hardware for the dozens of bipolar devices is considerably more expensive than the single GAL device software required. No sample-program waste is induced. Only the aspects of handling are required for GAL devices, resulting in a reduction to 1% (or 0%, if you eliminate the incoming QA operation entirely). - 5 Inventory Management includes shelf space, safety stock, depreciation, obsolete stock write-off and personnel to maintain adequate control of the units. A typical overhead is 10%. The simplfied GAL operation involves no safety or obsolete stock and a minimum of device types, adding a maximum 2% to 3% to overhead. - Programming and Test includes all handling and hardware expenses. Inventory issuance, counting and returns, handling during the program/test operation, labels, and paperwork contribute to a 12% multiplier. The 100% yielding, generic GAL approach reduces the problem to 4%. - **7** Programming Yield Fallout is directly observed as bad units. A typical bipolar range is 1% to 4%. GAL devices have 0% yield fallout guaranteed. - Functional Yield Fallout is detected by the device programmer immediately after programming, through the use of test vectors, and can average 1% to 3%. GAL devices guarantee 0% functional fallout. It should be noted that using test vectors does not screen out inadequate for AC performance, which will be manifested as a board failure. - **9** Reject Disposition overhead runs 5% to obtain replacements and credits for fuse-link devices. Zero rejects with GAL devices eliminates costs associated with reject disposition. Notice that the cumulative multiplier for only the program/test/reject of fuse-link devices is 1.10, compared with GAL devices' 1.00 multiplier. - **10 Board-Level Failures** are typically where AC failures are detected. The 'Factor of Ten Rule' exacerbates the impact of the observed 1% to 4% fallout to an overall cost impact of 7% to 10%. GAL devices exhibit no board-level fallout (and therefore no cost impact). Board throughput is also a major cost contributor, with typical reworks of 20% to 30% a consequence of PAL quality levels. - 11 System-Level Failures add 8% to 15% to the PLD cost, taking into consideration a 100x 'Factor of Ten Rule' multiple. GAL devices again provide 100% yields, and therefore exhibit no system-level-failure cost impact. | NOTES | | |-------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | | PLET AND ADDRESS OF THE PARTY T | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | | | # LATTICE # E<sup>2</sup>CMOS TECHNOLOGY AND CIRCUIT CONSIDERATIONS # INTRODUCTION The E<sup>2</sup>CMOS technology employed on all GAL devices combines a state-of-the-art, high-performance CMOS static RAM process with an electrically erasable, nonvolatile memory process to form Lattice Semiconductor's E<sup>2</sup>CMOS technology known as UltraMOS<sup>®</sup>. This technology yields products with the best speed-power characteristics available from any user-programmable technology. A cross section of the Lattice E<sup>2</sup>CMOS technology is illustrated in Figure 1, with key process features listed in Table 1. The foundation of the technology is an oxideisolated N-well CMOS process fabricated on a bulk, P-type substrate. The use of negative substrate-bias generation eliminates the requirements for expensive (and defect-inducing) epitaxial processing techniques, while enhancing device performance due to reduced junction capacitance on all N-channel devices. The oxide-isolation technique serves to further reduce device capacitance in all areas. The E2CMOS technology utilizes fully self-aligned, polysilicon-gate processing coupled with low-temperature process steps to minimize key circuit- and device-performance-limiting parasitic capacitances, such as gate-source and gate-drain overlap capacitances. The floating-gate memory-cell technology utilized is based upon a 100-Angstrom Fowler-Nordheim tunnel-oxide technology, which was chosen due to its high quality, reliability, and repeatability. In fact, the memory cell proliferated throughout the GAL family of devices has proven its reliability through exhaustive testing (millions of write-erase cycles) and over extended periods of time (over 1,000,000 device-hours have been logged at the time of this writing). Table 1. E<sup>2</sup>CMOS Dimensional Features | UltraMOS E <sup>2</sup> CMOS Process | |--------------------------------------| | <br>P-Type Substrate (20Ω-cm) | | N-Well Bulk Silicon CMOS | | Double-Level Polysilicon | | Single-Layer Metalization | | 1.2μm Channel Length | | 1.2μm Minimum Feature Size | | Oxides | | 525 Å First Gate | | 420 Å Second Gate | | 580 Å Interpoly | | 100 Å Tunnel Oxide | | Key Pitches Utilized | | 5.2μm Active Area | | 4.0μm Second Poly | | 4.8 <sub>μ</sub> Metal | # E<sup>2</sup>CMOS TECHNOLOGY AND CIRCUIT CONSIDERATIONS # E<sup>2</sup>CMOS Circuitry The circuitry employed on all GAL devices has been specifically designed to provide key user benefits. AC and DC parametric performance has been optimized over the full military temperature and voltage range, through the use of substrate-bias generation coupled with temperature-compensated, self-biasing sense amplifiers. All GAL devices have been designed to provide total parametric compatibility with existing bipolar TTL circuit technologies. Figure 2 illustrates the typical room-temperature transfer characteristics of a number of TTL circuit technologies, along with the typical GAL device characteristic. The low-temperature and high-temperature characteristics are provided in Figures 3 and 4. The effects of temperature and voltage on two key AC parameters (input-to-output and clock-to-output delays) can be studied in figures 5,6,7 and 8. The scales have been normalized to 25 °C and 5.0V operation, for reference. The advantages of $E^2$ CMOS technology become apparent upon examination of these figures. The transfer characteristic is significantly improved with $E^2$ CMOS, both in terms of static $V_{OH}$ level (at specified $I_{OH}$ ) as well as the 'squareness' and narrow transition region of the curve. The switching threshold is extremely stable, as compared with that of TTL circuit technologies, whose thresholds are based upon PN diode stacks; the latter has a strong exponential dependence on temperature, while $E^2$ CMOS thresholds are primarily a function of device size ratios, which are, of course, not temperaturedependent. The normalized access times vs. temperature curves illustrate the linearity of E<sup>2</sup>CMOS, as contrasted with the classical bipolar 'bowl' shaped temperature characteristic. It can be seen that E<sup>2</sup>CMOS produces performance commensurate with TTL above 25 °C, while significantly outperforming TTL characteristics below 25 °C. # E<sup>2</sup>CMOS Output Characteristics The schematic representation of the output driver utilized on all GAL devices is illustrated in Figure 9. This is a specially designed high-drive output stage with two key benefits for the system designer. The first point to notice is the exclusive use of N-channel transistors for both pull-up and pull-down devices in the push-pull stage connected to the device pin $(Q_1,Q_2,Q_3)$ . The use of P-channel devices on circuit outputs is one of the major sources of destructive 'SCR latch-up' common to many CMOS technologies. The reason for this is due to output overshoot, undershoot, or 'ringing' due to signal reflections and noise in a system application. When a device pin with both P- and N-channel transistors experiences such conditions, a forward-biased PN diode junction is created and the common four-layer 'PNPN' SCR structure is readily available, as illustrated in Figure 10. The Lattice GAL device output driver creates no four-layer PNPN structure and thus, eliminates potential destructive latch-up. # E<sup>2</sup>CMOS TECHNOLOGY AND CIRCUIT CONSIDERATIONS The second salient feature of the GAL output-stage design is the phased, 'soft' turn-on of its high-current (24mA) pull-down drivers, $Q_1$ and $Q_2$ . This feature benefits system designers by controlling transient current spikes, which often occur when switching heavy, capacitive loads and many outputs in parallel. Dynamic switching spikes often play havoc with system $V_{SS}$ and $V_{CC}$ bus lines, due to inductive coupling according to the equation: $$V_{NOISE} = L_{BUS} \left( \frac{dI}{dt} \right)$$ where $V_{NOISE}$ is the equivalent noise voltage, and $L_{BUS}$ is the bus inductance. The phased output turn-on circuit serves to limit the $V_{NOISE}$ component by effectively reducing the dl/dt term. This is accomplished through the use of paired pulldown devices (Figure 9). In effect, the circuit has two output drivers, a dynamic driver $(Q_1)$ and a static driver $(Q_2)$ . $Q_1$ is driven by a very fast inverter stage $(I_1)$ , while $Q_2$ is driven by an inverter stage $(I_2)$ designed to turn on more slowly (by about 1.5ns), but still turn off quickly. This design effectively smoothes the dynamic output-current spike generated when switching heavy, capacitive loads, yet provides a solid DC $I_{OL}$ drive characteristic. The propagation delay induced by capacitive output loading is illustrated in Figures 11 and 12. The DC out- put drive characteristics ( $I_{OH}$ and $I_{OL}$ ) are illustrated in Figures 13 and 14. The 200-ohm load line in Figure 13 clearly illustrates the ability of GAL devices to drive heavy loads and still maintain a solid $V_{OH}$ level of approximately 2.9 volts. # E<sup>2</sup>CMOS Input Characteristics A schematic representation of the input translator/ buffer utilized on all GAL devices is illustrated in Figure 15. The translator is specifically designed for compatibility with existing bipolar TTL circuit technologies, while providing significantly improved noise margins. Note the Figure 13. I<sub>OH</sub> vs. Output Voltage 125 100 V<sub>CC</sub> = 5.0V T<sub>A</sub> = 25 °C 75 1000 LOAD LINE 1000 LOAD LINE 1000 LOAD LINE 0 1.0 2.0 3.0 4.0 OUTPUT VOLTAGE (V) presence of an internal decoupling capacitor ( $C_1$ ) physically integrated on each device input and I/O. Decoupling significantly improves transient-noise rejection ratio and makes it possible to use GAL devices successfully within noisy system environments, which would induce failures in other circuit technologies. Figure 16 is provided as an example of this 'designed-in' noise margin by illustrating a GAL16V8 operating as a counter with a 10MHz clock input signal that has only a 200mV swing. This is, of course, not recommended design practice, but demonstrates the sensitivity and noise-filtering capability of the GAL device input buffer. Two other important input characteristics of GAL devices are related to current-voltage (I-V) relationships. One of these is the input current (I<sub>IN</sub>) versus the input voltage (V<sub>IN</sub>), and is illustrated along with the common TTL characteristic in Figure 17. As can be readily discerned from the figure, E<sup>2</sup>CMOS provides the user with an ideal 'open circuit' input load characteristic, whereas the TTL devices present a significant DC load to the driving circuitry. Ten TTL devices in parallel can easily present a 4mA DC load to a driver. The remaining I-V characteristic is related to the static I<sub>CC</sub> consumed by the input translators as a function of the applied input voltage. As the input voltage transitions from a logic 0 to a logic 1, there exists a region typically between $V_{IN} = 1$ to 3V, in which $Q_{2A}$ and $Q_{2B}$ are both slightly on and a current path exists between V<sub>CC</sub> and V<sub>SS</sub>. The same situation occurs with Q<sub>3A</sub> and Q<sub>3B</sub>, such that an E<sup>2</sup>CMOS input buffer characteristic will allow small amounts of DC current to flow as a function of input driving voltage levels. This input buffer characteristic is shown in Figure 18. Note that there are two different curves illustrated in this figure — one for dedicated input buffers, and one for I/O (bidirectional) buffers. The I/O buffers consume roughly twice as much I<sub>CC</sub> as dedicated inputs, due to the fact that they have been scaled up in size to help compensate for the extra delay (about 1ns) they incur in the I/O feedback multiplexer circuit that dedicated inputs do not experience. # **ESD Protection Network** It should be noted that all GAL device inputs have an integral electrostatic discharge (ESD) protection structure comprising a diffused N + resistor and a 'groundedgate' transistor (refer to Figure 15) with a special phos- phorous implant in its drain region that is designed to non-destructively break down between source and drain at approximately 23 volts. This breakdown of $Q_1$ provides a low-impedance path to ground, thus dissipating any potentially damaging charge that would otherwise pass to the internal circuitry. GAL device inputs are guaranteed to provide in excess of 1,500V of protection when tested according to MIL-STD-38510 ESD test methods. #### **Overshoot Characteristics** With signal propagation delays decreasing as a result of device improvements, signal slew rates are approaching 5V/ns in some technologies. Proper attention to impedance-matching and termination becomes paramount, as system designers are faced with transmission-line effects, such as reflections, which are the source of a majority of signal overshoots and undershoots on a board. Bipolar TTL circuit technologies have historically been very forgiving in this area, due to the integration of input and output Schottky 'clamping' diodes. MOS technologies, in general, do not have the luxury of having a readily available Schottky diode in the process. E<sup>2</sup>CMOS technology is no exception; to ensure that GAL devices did not have or cause problems in a # E<sup>2</sup>CMOS TECHNOLOGY AND CIRCUIT CONSIDERATIONS customer's system, Lattice design goals included a requirement to sustain large overshoots and undershoots on device pins while having no functional effect on the device performance. The reader is referred to Figure 19 which illustrates the same device and pattern as utilized in Figure 16, except the clock signal is now 16 volts peak-to-peak (-8.0V to +8.0V), still clocking the circuit at 10MHz with no device malfunction. The specific I-V curves for input and output circuits are shown in Figures 20 and 21. The output circuit characteristic is very similar to that of TTL technologies. The input circuit can be seen to have a limited current-sourcing ability, as compared with TTL technology. # THE PHYSICS AND TECHNOLOGY OF EEPROM DEVICES # LATTICE # INTRODUCTION The use of Electrically Erasable Programmable Read Only Memories (EEPROMs) and the associated E² technology has increased dramatically since its introduction in 1980. In addition to the standard use of the technology for EEPROM memories, the use of electrically erasable devices, which provide a flexibility unmatched by all other forms of very large-scale integration, is now gaining wide acceptance as the ultimate technology for configurable and programmable systems. The widespread use of E<sup>2</sup> technology has been hampered in the past by its need for ultra-clean processing. The technology requires on-chip high voltage, as well as fast switching devices — requirements that typically push the classical scaling laws of MOS devices. In addition to the restrictions on the technology, the use of electron tunneling through a high-quality oxide adds many new concerns about device reliability. In this report, the basic components of the E<sup>2</sup> technology are reviewed, along with a detailed analysis of their operation. The results of an extensive modeling effort are presented, as well as a review of Lattice Semiconductor's use of the technology for reprogrammable logic families. An E<sup>2</sup> cell is built around an MOS transistor with a floating gate, which is externally charged or discharged by a small programming current. If the floating gate is charged up to a positive potential (by removing electrons from it), the cell transistor is kept in the nonconducting or off state, which writes a binary one into the cell. In addition to the floating-gate (or 'sense') device, an additional select transistor (or 'pass gate') is added in series with the cell in E<sup>2</sup>CMOS designs, to isolate the sense device from the array during read and write operations. A schematic representation of this type of cell is shown in Figure 1. In addition to the conventional bit line and word line, the E<sup>2</sup>CMOS cell has an additional line for the control gate, or top gate, which controls the potential of the floating gate. In the GAL family of programmable logic devices, this line occupies little additional area. The cell is programmed by applying a programming pulse to either the control gate or the drain region of a cell that has been selected by an applied high voltage on the select line. Programming takes place when electrons 'tunnel' through a thin dielectric, which is indicated in the schematic by the small notch in the floating gate over the drain of the sense device. Detailed operation of the E<sup>2</sup>CMOS cell is described following a review of the requirements and tradeoffs of the process technology # E<sup>2</sup>CMOS Technology Lattice's E<sup>2</sup>CMOS technology is based on a combination of CMOS and NMOS technologies that successfully satisfies the requirements for both high-voltage and high-speed devices on chip. By combining 'pumped' (reverse-biased) substrate techniques and depletion devices from NMOS technology, with low-power CMOS devices, Lattice's E<sup>2</sup>CMOS technology maintains high performance while meeting the high-voltage requirements of programming. In addition to combining the techniques of both NMOS and CMOS, E<sup>2</sup>CMOS technology incorporates an additional level of polysilicon to form the floating gate, as well as an ultra-clean, ultra-thin tunneling oxide of approximately 95 Angstroms' thickness. A microphotographed cross-section of the E2CMOS cell, as well as its schematic representation, is shown in Figure 2. Note that the sense-transistor channel length is defined by a masking layer and not by the polysilicon gate, as in the case of the select, or pass, transistor. This technique minimizes the size of the cell while maintaining a high coupling ratio between the floating gate and the control gate. As in the case of an ultraviolet-light erasable PROM (EPROM) cell, the E<sup>2</sup>CMOS cell requires an very low-leakage, highquality oxide between the two levels of polysilicon to guarantee good data-retention characteristics. A more dramatic illustration of the cell is shown in the scanning-electron-microscope (SEM) photograph of Figure 3, in which the various layers have been etched back to reveal the floating-gate structure. The E<sup>2</sup>CMOS cell programs when a large voltage appears across the thin tunnel dielectric. The resulting tunneling current places electrons onto the floating gate, turning off the sense transistor. (With a reverse potential applied, electrons tunnel off the floating gate, turning on the sense transistor.) Once the charge has been placed on the floating gate, the actual floating-gate potential can be modulated by the voltage on the control gate through capacitive coupling. It is this capacitive coupling that is used to generate the high voltage across the tunnel dielectric at the beginning of a programming pulse. During a programming cycle, the cell is first erased to a 1, or nonconducting state, then selectively written to a 0, or conducting state, by a write cycle. This prevents the sense device from conducting current during the write operation, when voltage is applied to the drain of the device. During an erase cycle, a large voltage is applied to the control gate of the cell to be programmed, as shown in Figure 4. If all current through the tunnel oxide is neglected, the floating gate simply tracks the applied voltage according to the relationship of a capacitive divider: $$V_{fg} = C_{up} * V_{cq} + V_{fq} (0)$$ where $C_{\rm up}$ is the coupling ratio of the cell, typically between 0.6 and 0.7. At the end of the erase pulse, the floating gate again couples negatively by the same amount, ending up back at the initial floating-gate voltage $V_{\rm fd}(0)$ . However, the large voltage applied across the tunnel dielectric discharges the floating gate during the erase pulse (Figure 4). At the end of the erase pulse, the floating gate ends up at a potential that is lower than the initial floating gate voltage by the amount that the floating gate has decayed during the pulse. This negative voltage is sufficient to turn off the sense transistor during a read operation. The magnitude of the control-gate voltage that is required to couple this negative floating-gate voltage up to the threshold of the sense device and actually turn it on after the erase pulse is defined as the programmed high threshold, V<sub>tHigh</sub>. # **Write Cycle Programming** During the write cycle, a large voltage is applied to the bit line of the cell to be programmed, as shown in Figure 5. If current through the tunnel oxide is again neglected, the floating gate tracks the applied drain voltage according to the capacitive divider: $$V_{fq} = C_d * V_{drain} + V_{fq}(0)$$ where C<sub>d</sub> is the drain coupling ratio of the cell, typically much lower than the coupling ratio to the control gate and ranging between 0.2 and 0.3. As in the erase case, the floating gate again couples negatively by this same amount, and ends up back at the initial floating gate voltage, $V_{fg}(0)$ , at the end of the write pulse. Also note that the pass transistor may have a voltage drop across it, lowering the voltage on the drain below the applied programming voltage, $V_{co}$ . programming voltage, V<sub>pp</sub>. However, current indeed flows through the tunnel oxide, since the low coupling ratio keeps the floating gate at a low potential, forcing a large negative voltage across the tunnel oxide. The tunneling current charges the floating gate during the write pulse (Figure 5). At the end of the write pulse, the floating gate ends up at a potential that is higher than the initial floating gate voltage by the amount that the floating gate has charged during the pulse. This positive voltage is sufficient to turn on the sense transistor during a read operation. The magnitude of the control gate voltage that is required to couple this positive floating gate voltage down to the threshold of the sense device and actually turn it off is defined as the programmed low threshold, V<sub>flow</sub>. # Reading the Cell After an erase cycle, the charge on the floating gate has left the sense transistor in the off, or 1 state. If the erase cycle is followed by a write cycle, the floating gate charge leaves the sense device in the on, or 0 state. The data in the cell can be read, therefore, simply by sensing 7 the cell current when biased with the control gate centered between the on and off states, as shown in Figure 6. The bit-line and control-gate voltages are selected to minimize the potential across the tunnel dielectric during a read in order to maximize the retention of the floatinggate charge. Using relatively low voltages, data can be retained for greater than 20 years of continuous reads. The actual magnitude of the programmed thresholds — and thus the margins of the cell — are controlled by the programming voltage, the physical cell layout, and the electrical characteristics of the tunnel oxide. # Modeling the E<sup>2</sup>CMOS Cell Accurate modeling of the E<sup>2</sup>CMOS cell requires an understanding of cell capacitance and coupling ratio, as well as the electrical properties of the tunnel oxide. Once these are understood, a model for the behavior of the cell under a variety of programming conditions is possible. Since coupling ratio and cell capacitance depend on the physical cell size and the oxide thicknesses grown during processing, for the model to be useful in studying the process sensitivity of the E<sup>2</sup>CMOS cell, it must be capable of simulating process variations. For this reason, we have developed a model that not only generates typical cell characteristics, but that takes into account all of the process sensitivities of the technology. This model can thus calculate both the mean and the variance, or standard deviation, of cell capacitance. Once the statistical modeling of the physical cell is complete, it can be applied to the model of the electrical performance of the cell. Since we wish to evaluate the statistical properties of the cell, it is mandatory that our electrical model be fast — as well as accurate — for simulating the mean and standard deviation of programming characteristics. An analytical model has been developed that accurately predicts both the programmed threshold and the maximum field across the thin tunnel oxide. The capacitive coupling ratio of the E<sup>2</sup>CMOS cell — with respect to both the control gate and to the bit line — can be calculated from a physical layout of the cell and the oxide thicknesses of all the overlapping areas. To calculate the coupling ratio for different process variations, shrink factors, and oxide thicknesses, the drawn cell is digitized and final end-of-process dimensions calculated on a computer. This permits studying the effect of process dimensions, misalignment, and thickness control on the resulting coupling ratios. The basic 'as-drawn' cell of the GAL16V8 is shown in Figure 7. This cell is optimized for low-voltage programmability, wide programming margins, and guaranteed endurance of 100 cycles. The coupling ratio between the control gate and the floating gate, $C_{\rm up}$ , can be calculated from the capacitive dividers formed by the poly 2 control gate, the poly 1 floating gate, and ground. The poly 1-to-poly 2 capacitance is simply: $$C_{cg-fg} = C_1 = \frac{\epsilon_r \star \epsilon_o \star Area}{T_{oxIPO}}$$ where $T_{OX}$ IPO is the thickness of the interpoly oxide, $\epsilon_r$ = 3.9 for oxide, and $\epsilon_o$ is the dielectric constant. In contrast, the capacitance between the floating gate and ground is more complex, being made up of many small areas of different thicknesses, as shown in Figure 8. Taking all of the possible variations in oxide thickness into account we get the capacitance of the floating gate as: $$C_{fg} = \sum_{i=1}^{5} \frac{\epsilon_r \star \epsilon_o Area_i}{T_{ox_i}}$$ #### THE PHYSICS AND TECHNOLOGY OF EEPROM DEVICES Breaking these components up into three different types: where $C_2$ is the capacitance between the floating gate and the substrate $(A_1 + A_3)$ ; $C_3$ is the capacitance between the floating gate and the drain $(A_2 + A_4 + 1/3 * A_5)$ ; $C_4$ is the capacitance between the floating gate and the source $(A_6 + 2/3 * A_5)$ ; and C<sub>1</sub> is the capacitance between the control gate and the floating gate. With these definitions, the coupling ratio between the control gate and floating gate becomes: $$C_{up} = \frac{C_1}{C_1 + C_2 + C_3 + C_4}$$ The coupling ratio between the drain and the floating gate can be calculated in a similar manner; however, the sense transistor will, in this case, source-follow, and automatically charge up the source capacitor $C_4$ as the floating gate charges. Thus, the drain coupling ratio, from the n + diffusion to the floating gate, is simply: $$C_d = \frac{C_3}{C_1 + C_2 + C_3}$$ #### E<sup>2</sup> Cell Failure Mechanisms The reliability of the ${\sf E}^2$ technology is controlled by the characteristics of the tunnel dielectric and interpoly oxide, as well as the additional stress placed on the gate oxide due to the on-chip high voltage. The high voltage requirements of the gate oxide impact the operating life of the technology and can be characterized by means of standard acceleration techniques. The reliability of the tunnel oxide, on the other hand, depends critically on the amount of charge that has passed through the dielectric, and thus degrades with cycling of the part. Characterization of this cycling-dependent reliability — or endurance — of the technology requires different methods. #### **Data Retention Failures** The E<sup>2</sup>CMOS technology utilizes a floating gate in much the same way as an EPROM, and as such, is subject to many of the same failure modes. Excellent charge-retention characteristics have been proven with the EPROM technology, where the failure rate is very low. EPROM failures are typically single-bit failures, in which the cell can be programmed but cannot retain information over a long period of time. Such failures are due to charge loss or charge gain through defects in the interpoly oxide in the cell. Lattice's E<sup>2</sup>CMOS technology utilizes a high-temperature oxidation process that produces interpoly and tunnel oxides of extremely low defect density. This type of data-retention failure can be effectively screened out, using the same standard manufacturing tests that have been developed for EPROMs such as high-temperature retention 'bakes' and cell threshold 'margining'. The programmed-threshold margin test capability designed into the GAL16V8 and GAL20V8 simplifies the detection of threshold shifts caused by data-retention failure. To further examine threshold shifts due to charge loss or charge gain, a model was developed to simulate tunnel-oxide leakage, in which Fowler-Nordheim tunneling is the mechanism. The Fowler-Nordheim tunneling equation was used and its coefficients were extracted from dielectric 'tunnel-oxide' capacitors on test chips. The simulation was correlated to actual measured retention data. A total of fifty-four GAL16V8 devices were programmed into the high-threshold state and baked at 200°C. The threshold voltage was then measured at intervals up to 2,500 hours. Programming the parts into the high threshold state places a field across the tunnel oxide in the unbiased cell; this exact field was used in the modeling program to study the corresponding electron tunneling. The simulated data showed better results due to the model's incapability to model oxide defects, especially their generation as a function of temperature. If the tunnel oxides were in fact 'defect free' — which no oxide can ever be — the difference between simulated and measured data would be indistinguishable. The Arrhenius equation is used to extrapolate from elevated-temperature data the time required for a corresponding threshold shift at room temperature. The results of the correlation are shown in Table 1. ## **Peripheral Oxide Failures** The high voltage required to program the E²CMOS cell — typically 16V to 20V — places an additional high field stress on the peripheral decoding and driver circuitry that controls the array during an erase or write cycle. The high coupling ratio of the GAL16V8 cell allows sufficient programming at 16 volts, in contrast with the 18V to 20V other E² cells require. This reduces the high fields that gate oxides are exposed to and thus reduces the probability of breakdown. Gate-oxide breakdown is minimized in the GAL device family through careful control of the voltages used for programming the cell, and can be screened using standard acceleration techniques, such as dynamic burn-in. #### **Read Disturb Failures** Although the E<sup>2</sup>CMOS cell may be programmed at most hundreds or thousands of times, it must be capable of withstanding a near-infinite number of read cycles without suffering any disturbance of its programmed data. During the read operation, the low voltage applied between the control gate and the drain may induce very low Fowler-Nordheim leakage through the tunnel oxide that can alter the charge on the floating gate. Since the voltages during a read are carefully selected to minimize any potential read-disturb failures, it is standard practice to accelerate this failure rate by applying a voltage that is much higher than the values used under normal operation. The model for simulating data-retention was modified to simulate the read conditions used on the GAL16V8. This model utilizes the Fowler-Nordheim equation to determine the exact leakage that will occur — due strictly to tunneling - for the specified read conditions; the Fowler-Nordheim coefficients were extracted from tunnel-oxide I-V characteristics. Figure 9 shows the threshold shift (from an initial threshold of 7.5 Volts) that will occur over a million years due strictly to electron tunneling. As noted earlier, this model correlated with actual measured data, when used for modeling data retention. From the simulated and measured data, it is evident that GAL16V8 users will experience no problems associated Table 1. GAL16V8 Threshold-Shift Data | Hours at 100°C | 0 | 48 | 168 | 500 | 1,000 | 2,500 | |---------------------|-----|-----|-----|--------|--------|--------| | Measured Threshold | 7.5 | 7.5 | 7.5 | 7.47 | 7.46 | _ | | Simulated Threshold | 7.5 | 7.5 | 7.5 | 7.4997 | 7.4994 | 7.4990 | | Years at 25°C | 0 | 32 | 111 | 330 | 660 | 1,649 | with charge loss — and hence, data retention — for the life of the part and much longer. #### **Dynamic Cell Failures** The electrical characteristics of the thin tunnel dielectric will change with time as more and more charge has passed through it. Similiarly, the characteristics of the defects that occur in the tunnel oxide will also change as an increasing amount of charge passes through the oxide. This results in a failure rate that is dependent on the number of erase and write programming cycles. There can be many types of cycle-dependent failures, from defect mechanisms to oxide wear-out, all of which contribute to degrading the endurance of the E<sup>2</sup>CMOS cell. The simplest type of cycle-dependent failure is caused by a decrease in the programming efficiency as the number of cycles increases. Due to the degrading of the electrical characteristics of the tunnel oxide as more and more charge passes through it, the programming characteristics will also tend to degrade. As a result of this degradation, less current will flow through the oxide for a given field across it, and eventually the cell no longer sufficiently programs. This means that a higher programming voltage must be applied to obtain the same cell threshold. This degradation in the oxide, dubbed 'wear-out', which causes the programmed threshold to decrease as a function of the number of programming cycles is shown in Figure 10, where $V_{tHigh}$ and $V_{tLow}$ for a single E2CMOS cell are plotted as a function of the number of cycles. This closing of the programmed window sets an upper bound on the endurance of the E<sup>2</sup>CMOS # THE PHYSICS AND TECHNOLOGY OF EEPROM DEVICES technology because of the loss of adequate margins on $V_{tHigh}$ and $V_{tLow}$ . Note that the programming window does not begin closing significantly until after about 100,000 cycles. This poses no problem whatsoever for the GAL16V8 or GAL20V8, which are guaranteed for 100 cycles of programming. $\hfill\Box$ | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | # THE LATTICE QUALITY ASSURANCE PROGRAM # LATTICE # INTRODUCTION It is the responsibility of Lattice Semiconductor's Quality Assurance to establish and maintain a quality-assurance program with appropriate policies and procedures to meet our goals, as well as the goals of our customers. The program is communicated via Lattice's Quality Assurance Manual. It is based on, and in compliance with, the product-assurance program requirements of MIL-M-38510, Appendix A, and the inspection-system requirements, per MIL-I-45208. This program assures compliance to the design, manufacture, inspection and testing requirements as specified in MIL-STD-883C. Lattice enforces all such requirements on any and all subcontractors involved in the manufacture of its product, and is solely responsible for securing and proving the documentation and control of its Quality Assurance Program. Lattice Quality Assurance is responsible for the continued review and update of its Quality Program to ensure that it continues to meet the standards as defined by the referenced specifications, customer requirements, and industry standards. # **Lattice Quality Assurance** As part of the administration of the quality program, Lattice Quality Assurance: - Assures all manufacturing parameters that are critical to a product's quality and reliability are identified and remain in statistical process control; drives corrective action for those parameters not exhibiting statistical control. - Executes the required auditing of both internal and external manufacturing operations and quality-assurance programs; follows up on all corrective action, as appropriate. - Assures all critical operations involved in the manufacture, testing or inspection of Lattice product are identified and executed only by fully trained operators; maintains all certification records of Lattice operators. - Assures all critical equipment involved in the manufacture, testing or inspection of Lattice product is identified and subject to the requirements of the established calibration system. - Assures proper identification, review and dispositioning of product that is found to be nonconformant or has been quarantined; chairs material review boards, as required. - Establishes the procedures for the examination of failed devices identified in the qualification testing, inspections, customer returns or in process material; assures each failure mechanism is addressed with appropriate corrective action. - Maintains a document control system so as to provide the required controlled policies, procedures, specifications and product-specific instructions necessary to manufacture our products and maintain the Quality Assurance program; assures proper revision control and engineering change procedures. - Reviews all proposed major changes in the manufacturing, testing or inspection of Lattice product, to assure no changes are made without proper evaluation; assures customer notification of product changes, as required. - Establishes the required inspection steps and appropriate sample-plan implementation at each step, to assure the necessary manufacturing quality control; assures identified defective material is analyzed, corrective action is specified, and lot dispositioning is appropriate. - Assures the accurate conversion of customer requirements into work instructions; issues Certificates of Conformance, as required, with product shipments. - Specifies the appropriate electrical, mechanical and environmental qualification testing to evaluate mechanisms that may contribute to component failure rate. # The Lattice Quality Commitment Since inception, Lattice Semiconductor Corp. has embraced the highest standards in all pursuits, from product-development objectives to the qualities and capabilities of its workforce. The goal of excellence in leading-edge CMOS products sets a corresponding demand for excellent product quality and reliability. Lattice's high-speed 256K CMOS static RAM, for example, integrates more than one million transistors — every one of which must operate for 20 years or longer without error and without failure. Lattice attains its high standards of product quality and reliability in three basic ways. First, we believe strongly that quality is the responsibility of each and every individual involved with a product — from the very first stages of its development. As an example, all products begin with the design criterion of adequate margin to ensure 100% functionality over $\pm$ 10% power-supply voltage extremes and over the full-military temperature range of $-55\,^{\circ}\text{C}$ to $+125\,^{\circ}\text{C}$ . Indeed, it is our philosophy that quality and reliability are inherent in the design of every Lattice product. Secondly, a Lattice product must pass an extensive qualification program before it is released to the marketplace. This includes compilation of accelerated life-test data at temperature and voltage extremes, as well as a battery of physical tests for package and chip environmental integrity. Moreover, once a Lattice product has been released to high-volume production, we continue to collect life-test data, to ensure that extrapolated failure rates and quality levels reflect actual in-system performance. Thirdly, after a product is qualified, strict quality controls and monitors are applied to assure its quality level. Lattice's Quality Assurance program, which meets or exceeds all requirements outlined in MIL-M-38510, Appendix A, as well as all inspection system requirements in MIL-I-45208A, assures compliance to the design, manufacture, inspection, and testing requirements as specified in MIL-STD-883C. In the case where manufacturing processes are subcontracted, Lattice enforces all such requirements on the subcontractor through quality-control monitors and periodic audits, to ensure that they in fact adhere to specifications. Thus, customers can depend on the fact that Lattice is solely responsible for securing and proving the documentation and control of its Quality Assurance program. We fully recognize that the degree of complexity exhibited in our products today mandates a veritable partnership between Lattice and our customers, to satisfy the formidable demands of quality and reliability. As we further drive the limits of VLSI to multimillion-transistor densities and submicron geometries, we encourage even more tightly coupled relationships, which we believe will be absolutely essential to transferring the benefits of our CMOS VLSI technologies to our customers. # INTRODUCTION Lattice Semiconductor maintains a comprehensive reliability-qualification program to assure that each product achieves its reliability goals. Data is continuously accumulated after initial qualification through monitor programs, so as to further drive failure rates down. Each product's qualification plan is generated in conformance to Lattice's Qualification Policy (Doc.#70-100164), with failure analysis in conformance to Lattice's Failure Analysis Procedures (Doc.#70-100166). Both documents are contained in Lattice's Quality Assurance Manual, which may be obtained upon request. Failure rates in this qualification summary are expressed in FITS. Due to the very low failure rate of integrated circuits, it is convenient to refer to failures in a population during a period of 10<sup>9</sup> device hours; one failure in 10<sup>9</sup> device hours is defined as one FIT. # **High-Temperature Operating Lifetest** This test thermally accelerates those failure mechanisms that could occur as a result of operating the device continuously in an application. A pattern specifically designed to exercise the maximum amount of circuitry is programmed into the GAL device, and this pattern is continuously read while the supply voltage is maintained at 5.5V and the ambient temperature is held at 125°C. A summary of the high-temperature operating lifetest results is shown in Table 1. One failure was observed in 297,500 device hours of 125°C operating life; this translates into an early-life failure rate of 283 FIT at 55°C, with a 60% upper-confidence level. This failure rate was calculated with a thermal activation energy of 0.5eV. ## **High-Temperature Retention** This test specifically accelerates charge gain onto (or loss from) the floating gates in the GAL device's array. Since the charge on these gates determines the actual pattern and functions of the GAL device, this test is a measure of how reliably the device retains programmed information. It thus differs from the operating lifetest, which typically detects catastrophic functional failures. In high-temperature retention testing, the array of the device is programmed either to the high-threshold or low-threshold condition, and then baked at 150°C. The biasing is such that it represents the condition a device would see in a system application. A summary of the high-temperature retention results is shown in Table 2. No failures were observed in 375,400 device hours of 150 °C static-biased retention. This Table 1. HTOL Reliability Data | HIGH-TEMPERATURE OPERATING LIFETEST GAL16V8 (125°C, 5.5V) | | | | | | | | |-----------------------------------------------------------|-----|-----|-----|-----|--|--|--| | Readout 48 Hrs. 168 Hrs. 500 Hrs. 1,000 Hr | | | | | | | | | Device Quantity | 298 | 298 | 298 | 297 | | | | | Failure Quantity | 0 | 0 | 1 | 0 | | | | Table 2. Biased HTRB Reliability Data | HIGH-TEMPERATURE RETENTION<br>GAL16V8 (150°C, 5.5V) | | | | | | |-----------------------------------------------------|---------|----------|----------|------------|--| | Readout | 48 Hrs. | 168 Hrs. | 500 Hrs. | 1,000 Hrs. | | | High V <sub>T</sub><br>Device Quantity | 350 | 350 | 200 | 125 | | | Failure Quantity | 0 | 0 | 0 | 0 | | | Low V <sub>T</sub><br>Device Quantity | 350 | 350 | 200 | 125 | | | Failure Quantity | 0 | 0 | 0 | 0 | | translates to an early-life failure rate of 20 FIT at 55 °C with a 60% upper-confidence level. This failure rate was calculated with a thermal activation energy of 0.6eV. A second retention evaluation was done to attempt to predict when a significant portion of the population would lose programmed data. For this evaluation, a smaller quantity of devices of various tunnel-oxide thicknesses (to represent the extremes of the manufacturing process) was used. Devices were programmed so as to detect charge loss and baked unbiased at 200°C for 2,500 hours. A summary of these results is shown in Table 3. No failures were seen through 2,500 hours, which is equivalent to 193 years of life at 55 °C (or 1,650 years at 25 °C), assuming a 0.6eV activation energy. Projections of retention several orders of magnitude beyond this are possible, when one considers the actual charge loss on the floating gate through this evaluation. Actual cell thresholds (first failure and background failure) were moni- Table 3. Unbiased HTRB Reliability Data | HIGH-TEMPERATURE RETENTION<br>GAL16V8 (200°C, UNBIASED) | | | | | | | | |---------------------------------------------------------|---------|----------|----------|------------|------------|--|--| | Readout | 48 Hrs. | 168 Hrs. | 500 Hrs. | 1,000 Hrs. | 2,500 Hrs. | | | | Device<br>Quantity | 54 | 54 | 54 | 54 | 54 | | | | Failure<br>Quantity | 0 | 0 | 0 | 0 | 0 | | | tored at each readout. An average change of less than 100mV in cell threshold after 2,500 hours at 200°C was observed from the starting average of 7.17 volts. This agrees with theoretical charge loss projections through the tunnel oxide used in Lattice's GAL devices. Based on actual measurements of Fowler-Nordheim tunneling characteristics of our high-quality tunnel oxides, the charge loss of a floating gate with an initial threshold of 7.5V is shown in Figure 1. As can be seen, at 25°C, one would expect a MTTF due to charge loss that approaches 1 million years. #### Moisture-Resistance Test This test accelerates those mechanisms resulting from inadequate moisture barriers in the die and package construction. Pressure pot uses both pressure and temperature to accelerate penetration of moisture into the package and to the die surface. A summary of the pressure-pot data is shown in Table 4. No failures were observed through 168 hours at 121 °C and 2 ATM pressure #### **Temperature Cycling** This test accelerates failures resulting from mechanical stresses induced from differential thermal expansion of adjacent films, layers and metallurgical interfaces in the package and die. Devices are exposed to repeated cycling between $-65\,^{\circ}\text{C}$ and $+150\,^{\circ}\text{C}$ . Table 5 shows the results of temperature cycling on the GAL 16V8. No failures were observed through 1,000 cycles of temperature cycling, which was performed in accordance with MIL-STD-883C, Method 1010, Condition C. Table 4. Moisture-Resistance Reliability Data | PRESSURE POT<br>GAL16V8 (121°C, 2ATM) | | | | | |---------------------------------------|---------|----------|--|--| | Readout | 48 Hrs. | 168 Hrs. | | | | Device Quantity | 100 | 100 | | | | Failure Quantity | 0 | 0 | | | Table 5. Temperature-Cycling Reliability Data | TEMPERATURE CYCLING<br>GAL16V8 ( – 65°C TO 150°C) | | | | | | |---------------------------------------------------|--------|---------|---------|-----------|--| | Readout | 10 Cyc | 250 Cyc | 500 Cyc | 1,000 Cyc | | | Device Quantity | 150 | 150 | 150 | 150 | | | Failure Quantity | 0 | 0 | 0 | 0 | | # HI-REL (X) PROCESSING AND PRODUCT FLOW # LATTICE # **DESCRIPTION** All HI-REL(X) grade products undergo demanding screening procedures according to the Methods and Requirements described in Table. 1. The HI-REL (X) processing includes 100% 160-hour burn-in at an ambient temperature of +125°C, per Method 1015, followed by 100% temperature testing of all DC and AC parameters over the full military temperature range. All HI-REL (X) products are housed in hermetic ceramic packages, either DIP or leadless-chip-carrier (LCC) configurations. □ Table 1. HI-REL (X) Screening Flow | Screen | Test Method | Requirement | |--------------------------------------------------------------------------|---------------------------------------------------|--------------| | INCOMING INSPECTION | | | | Wafer Lot Acceptance | Per LATTICE Spec. | 3 wafers/lot | | VISUAL AND MECHANICAL | | | | Internal visual | 2010, Condition B | 100% | | Stabilization bake | 1008, Condition C 24 hours | 100% | | Temperature cycle | 1010, Condition C | 100% | | Constant acceleration | 2001 | 100% | | Visual inspection | 5004 | 100% | | Hemeticity, Fine and Gross | 1014 | 100% | | BURN-IN | | | | Interim (pre burn-in) electrical | Per applicable device specification at 25°C | 100% | | Burn-in | 1015, 160 hours at 125°C or equivalent | 100% | | Post-burn-in electrical | Per applicable device specification at 25°C | 100% | | Percent Defective Allowable | 5004 | 5% | | FINAL ELECTRICAL TESTS | | | | Static (dc) | At temperature and power supply extremes | | | Functional | $(T_A = -55^{\circ}C \text{ to } + 125^{\circ}C)$ | 100% | | Switching (ac) or Dynamic | $(V_{CC} = 4.5V \text{ to } 5.5V)$ | | | QUALITY CONFORMANCE INSPECTION | | | | (Group A) | | | | A2: Static test at maximum rated operating temperature | | | | A5: Dynamic Tests at maximum rated operating temperature | | | | A8: Functional tests at maximum and minimum rated operating temperatures | | | | A10: Switching tests at maximum rated operating temperatures | Per applicable device specification | .065% AQL | | A3: Static tests at maximum rated operating temperature | | | | A6: Dynamic tests at maximum rated operating temperature | | | | A11: Switching tests at maximum rated operating temperature | | | | EXTERNAL VISUAL | 2009 | 100% | # ATTICE # **MIL-STD-883 PROCESSING** AND PRODUCT FLOW # **DESCRIPTION** By specifying Lattice fully compliant MIL-STD-883C components, the user can be assured of receiving products that are manufactured, tested, and inspected according to the highest standards, for those applications where quality and reliability are vital. For special customer specifications or quality requirements — such as SEM analysis, X-ray, or other screening flows to meet specific needs -- please contact your local sales office or Lattice Semiconductor directly at 1-800-FASTGAL. All Lattice Semiconductor components processed in full compliance to MIL-STD-883C are first screened according to the procedures defined in Method 5004 Class B. This includes 100% 160-hour burn-in at an ambient temperature of + 125°C per Method 1015, followed by 100% temperature testing of all DC and AC parameters over the full -55°C to +125°C temperature range, as described in Table 1. Samples of the product that have been screened are then submitted to the Quality Conformance procedures as defined in Method 5005 Class B. These Quality Conformance inspections include Group A (Electrical), Group B (Mechanical), Group C (Chip Integrity), and Group D (Package Environmental Integrity), as described in Table 2. Table 1. MIL-STD-883C Screening Flow | Screen | Method | Requirement | |--------------------------------|---------------------------------------|--------------| | Wafer Lot Acceptance | Per LATTICE Spec. | 3 Wafers/Lot | | SEM | Per LATTICE Spec. | 1 Wafer/Lot | | Internal Visual | 2010 Cond. B | 100% | | Stabilization Bake | 1008 24 HR Cond. C | 100% | | Temp. Cycling | 1010 Cond. C | 100% | | Constant Acceleration | 2001 Cond. E | 100% | | Visual Inspection | 5004 | 100% | | Hermeticity<br>Fine<br>Gross | 1014<br>Cond. A1<br>Cond. C | 100% | | Pre Burn-In Electrical | Applicable Device Spec.<br>TA = 25°C | 100% | | Burn-In | 1015, 160 HRS. 125°C | 100% | | Post Burn-In Electrical | Applicable Device Spec.<br>TA = 25°C | 100% | | Percent Defective<br>Allowable | 5004 | 5% | | Final Electrical Test | Applicable Device Spec.<br>TA = 125°C | 100% | | Final Electrical Test | Applicable Device Spec.<br>TA = -55°C | 100% | | QCI Sample Selection | MIL-M-38510F Section<br>4.5 | Sample | | External Visual | 2009 | 100% | | Table 2. MIL-STD-883C Quality Conformance Testing | | | | |---------------------------------------------------|---------------------------|-----------|--| | Group | Method | Sample | | | A: ELECTRICAL TESTS | | | | | GROUP A1, A4, A7, A9 | Applicable Device Spec. | .065 AQL | | | Electrical Test | 25°C | 1 1 | | | | Applicable Device Spec. | .065 AQL | | | Electrical Test | Max. Operating Temp. | | | | GROUP A3, A6, A11 | Applicable Device Spec. | .065 AQL | | | Electrical Test | Min. Operating Temp. | L | | | B: MECHANICAL TESTS | 5<br>T | r | | | GROUP B1 | 2016 | 000 | | | Physical Dimension<br>GROUP B2 | 2016 | 2(0) | | | Resistance To Solvents | 2015 | 4(0) | | | GROUP B3 | 12010 | 1,(0) | | | Solderability | 2003 | LTPD = 15 | | | GROUP B4 | | | | | Internal Vision and<br>Mechanical | 2014 | LTPD=5 | | | GROUP B5 | | | | | Bond Strength | 2011 | LTPD = 5 | | | GROUP B7 | | | | | Hermeticity | 1014 | LTPD = 15 | | | C: CHIP INTEGRITY TE | STS | | | | GROUP C1 | | | | | Dynamic Life Test | 1005, 1,000 HRS. 125°C | LTPD = 15 | | | End Point Electrical | Applicable Device Spec. | | | | GROUP C2<br>Temp Cycling | 1010, Cond. C | LTPD = 15 | | | Constant Acceleration | 2001, Cond. E | LIPD = 15 | | | Hermeticity | 1014 | l | | | Visual Examination | 1010 | | | | End Point Electrical | Applicable Device Spec. | | | | D: PACKAGE ENVIRON | | l | | | GROUP D1 | | | | | Physical Dimensions | 2016 | LTPD = 15 | | | GROUP D2 | | | | | Lead Integrity | 2004, Cond. B | LTPD = 15 | | | Hermeticity | 1014 | | | | GROUP D3 | | | | | Thermal Shock | 1011, Cond. B, 15 Cycles | LTPD = 15 | | | Temp. Cycle | 1010, Cond. C, 100 Cycles | | | | Moisture Resistance | 1004<br>1014 | | | | Hermeticity Visual Examination | 1004, 1010 | | | | Endpoint Electrical | Applicable Device Spec. | | | | GROUP D4 | Priodolo Bovico Opec. | | | | Mechanical Shock | 2002, Cond. B | LTPD = 15 | | | Vibration | 2007, Cond. A | | | | Constant Acceleration | 2001, Cond. E | | | | Hermeticity | 1014 | | | | Visual Examination | 1004, 1010 | | | | Endpoint Electrical | Applicable Device Spec. | | | | GROUP D5 | | | | | Salt Atmosphere | 1009, Cond. A | LTPD = 15 | | | Hermeticity | 1014 | | | | Visual Examination | 1009 | | | | GROUP D6<br>Internal Water Vapor | 1018 < 5,000 PPM at 100°C | 2(0) | | | GROUP D7 | 1010 < 5,000 PPW at 100°C | 3(0) | | | Adhesion to Lead Finish | 2025 | LTPD = 15 | | | L | | 55 | | | NOTES | | | |-------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | # EEPROM TECHNOLOGY SEEDS PROGRAMMABLE LOGIC This article is reprinted from Electronics Week June 3, 1985. Copyright © 1985 McGraw-Hill, Inc. # EEPROM TECHNOLOGY SEEDS REPROGRAMMABLE LOGIC # LATTICE'S GAL16V8 USES A HIGH-SPEED CMOS PROCESS # TO REALIZE A REPROGRAMMABLE LOGIC ARRAY he technology used in electrically erasable programmable read-only memories, which are growing in popularity wherever nonvolatility and erasability are needed, is now hitting pay dirt in the logic arena as well. Designers at Lattice Semiconductor Corp., Portland, Ore., have paired EEPROM technology with a high-speed CMOS process to build programmable logic devices. The programmable chip relies on EEPROM cells for an electrically alterable architecture so it can directly replace any of 21 device architectures in the 20-pin bipolar PAL family manufactured by Monolithic Memories Inc. The GAL16V8 (for generic array logic) is said to run at bipolar speeds—25-ns propagation delay—with an output drive of 24 mA, using EEPROM cells in place of normal fuses (see photo below). This results in an electrically reprogrammable, reusable device that can be programmed on standard logic-array programmers using supporting software such as ABEL, which is provided by Data I/O Corp. in Redmond, Wash., and CUPL, provided by Assisted Technology Inc. in San Jose, Calif. GAL16V8s can be used repeatedly during system prototyping. The same GAL16V8 used in one type of logic circuit can be reprogrammed for use in another circuit. Because of its output logic architecture, each individual output can be tailored as registered, combinational, active high, active low, input only, or bidirectional. Dean Suhr, manager of Lattice's Programmable Logic Product Engineering Division, says that the EEPROM cell in the GAL16V8 exhibits excellent data retention and endurance characteristics. He also says that the cell's design has been proven at Lattice in several large memory chips, including a 45-ns 64-K EEPROM. "Unlike bipolar fusible-link devices, the 16V8 cells require no openings in the passivation for fuse debris to escape, nor are they subject to the 'grow-back' phenomenon of fuses," he notes. "This results in improved reliability." In addition, the cell writes quickly: an erase-and-program cycle of a 16V8 cell takes 20 ms. Programmable logic devices place a stringent requirement on technology: circuits need to be extremely fast, current drive extremely high, and programming elements extremely reliable. Fusible-link bipolar technology once stood alone in meeting those requirements. But Rahul Sud, chief executive officer of Lattice, says that is no longer the case. "Today, high-speed electrically erasable CMOS is the technology of choice for programmable logic," he told *ElectronicsWeek*. Sud calls his process UltraMOS. He points out the advantages of EEPROM cells for the nonvolatile programming elements over fuse links: a nondestructive nature for reusability and, thus, testability; the low programming current required, making possible the on-chip programming-signal generation key to next-generation in-circuit-alterable components; and reduced contamination through complete passivation of the chip, promoting greater reliability. Some ČMOS-chip makers have chosen EPROM cells, which require ultraviolet-light exposure for erasing, as the programming element in their PLAs. Although it has certain advantages over bipolar fuses, EPROM technology falls short of EEPROM when it is applied to programmable logic (see table); it is also not applicable to future architectures that will require in-circuit reprogrammability. Sud explains that from the manufacturer's standpoint, EE-PROM technology holds significant cost advantages over EPROM technology in building programmable logic devices. Although he admits it is a more complex process, EEPROM technology "affords significant savings in the cost of testing, since cells can be programmed, erased, and reprogrammed in milliseconds, whereas EPROM cells require 20-min ultraviolet-light exposures for erasure." Moreover, he continues, "though EEPROM is a less dense technology than EPROM, memory-array area has little impact on die size in a PLA, where some 90% of the chip comprises random logic." The implications of a reconfigurable logic device in the engineering lab environment are significant. In the past, every design revision, checkout, or upgrade required pulling a **Modular.** UltraMOS has been designed modularly, so steps in the flow may be eliminated if elements such as the load resistors are not needed. The process uses the first level for floating-gate EEPROM cells and the second level for load resistors and enhancement and depletion gates. new PLA from an inventory stock of some 21 different architectures, with three speed/power options for each architecture. The PLA was patterned with the new logic, then tested for the first time for full functionality. The old PLA was discarded because its fuse-link cells could not be reused. The GAL16V8 eliminates the need for the expensive inventory that is required for full-line support, thanks to its single-device replacement approach, 100% fuse-map compatibility, and performance that is superior to the current bipolar data devices. The 16V8 can be repatterned and reused in less than a second, as opposed to the 15 to 20 minutes that are usually required. The EEPROM cells can be patterned for worst-case data-sheet performance during testing to fully guarantee, through actual test, performance over all data-sheet conditions without having to resort to correlated or simulated paths in the device. "Because the GAL 16V8 is compatible with the 21 most popular programmable logic arrays, it can be substituted into existing system designs in a completely transparent fashion," according to Suhr. "The replacement is 100%, in terms of performance specifications, logic functionality, and fuse-map compatibility." These same inventory and universal configurability benefits are available to the production and fieldservice staff. They, too, can employ the GAL16V8 as a single, reusable replacement for dozens of PLAs. Field modifications, service, upgrades, and functional changes can be made with only one device type. The GAL16V8's output logic macrocell (OLMC) allows it to be configured in a number of ways that are not possible with ordinary PLAs, according to Lattice engineers. For example, because a synchronous (registered) output can be placed on any or all output pins, the user can create a variety of devices—a 16R1 or a 16R5, for example. These architectures are not possible with the ordinary PLAs that are currently available, say Lattice designers. Lattice's UltraMOS is a basic CMOS EEPROM process that adds modules for high-resistivity polysilicon loads and for a buried n+ interconnect layer. A double-polysilicon process, UltraMOS (see figure) uses the first level for floating-gate EEPROM cells and the second level for all regular enhancement and depletion gates, as well as for high-value load resistors. UltraMOS has been designed in a modular fashion. Therefore, steps in its flow may be eliminated with no impact to temperature cycles if certain elements, such as the polysilicon load resistors, are not desired. Minimum features of the process extend down to 1.25 $\mu$ m, with the smallest gate length currently limited to 1.5 $\mu$ m. As PLAs move to 24-, 40-, and 84-pin densities, the package and device reliability, power dissipation, and exceedingly long programming time for the larger arrays all serve to dissuade further pursuit of this technology. User-programmable logic continues to enjoy steady growth: sales this year are expected to approach \$400 million. According to Sud, the reason for this growth is mainly time to market—computer-aided-design tools cannot compete with off-the-shelf silicon for turnaround time. The market for programmable logic is expected to hit more than \$1.5 billion by the end of the decade, with the lion's share going to Monolithic Memories. The GAL16V8 targets the millions of 20-pin PAL sockets. | | GAL 16V8 | PAL devices | |------------------------------------|-----------------------|--------------------| | Speed | 25/35 ns | 25/35 ns | | Maximum active current | 90 mA | 180/90 mA | | 90 mA at 25-ns specification | Yes | No | | Technology | CMOS, E² cells | Bipolar, fuse link | | Reprogrammable | Yes | No | | Fully tested fuse array | Yes | No | | Guaranteed reliability | 100% | 99% | | Devices needed to supply full line | 1 | More than 20 | | User signature | 64 bits | None | | Configurable architecture | Yes | No | | "Odd" architectures available | Yes | No | | Configurable outputs | You was a second | No | | Security | Viewal and electronic | Electronic | | Programming time | 36 | 12 s | # LATTICE # A 16ns CMOS EEPLA WITH REPROGRAMMABLE ARCHITECTURE David L. Rutledge John E. Turner Roy D. Darling Gregg R. Josephson This paper was presented at the 1986 IEEE International Solid-State Circuits Conference at the California Pavilion, February 21, 1986, and appeared in the IEEE Digest of Technical Papers. Copyright ⊚ 1986 IEEE. □ #### **SESSION XVIII: LOGIC ARRAYS AND MEMORIES** # FAM 18.1: A 16ns CMOS EEPLA with Reprogrammable Architecture David L. Rutledge, John E. Turner, Roy D. Darling, Gregg R. Josephson Lattice Semiconductor Corp. Beaverton, OR OVER THE PAST 10 YEARS, a number of programmable logic architectures and devices have been developed and reported, the majority of which have been implemented in bipolar technology <sup>1,2</sup>. This technology has the advantage of high-functional speed at the expense of relatively high-power consumption and lack of flexibility (ne-time programmability). Architectural flexibility (I/O ratio, registered/asynchronous logic, output polarity) was only available through hardwired mask options until recent developments in bipolar technology have produced one-time field configurable architectures <sup>3</sup>. MOS floating gate technologies (EPROM/EEPROM) have been utilized to address the reprogrammability and reconfigurability issues, but these devices have typically suffered tremendous speed impact (100ns) to achieve the flexibility <sup>4,5,6</sup>. This paper will report on the development of a CMOS EEPLA device implemented in a floating gate process which achieves bipolar performance levels at reduced power levels. The EE memory technology has also been utilized to realize a device that is not only reprogrammable, but also architecturally reconfigurable. Functionally, the device consists of a user-programmable AND array with up to 10 logical inputs. The AND array generates 64 product terms (pt) which are distributed 8 pt/output through a hardwired eight-input OR gate in each output logic macrocell (OLMC). A programmable architecture word consisting of 8b provides the configuration control data. Figure 1 illustrates the OLMC and how it utilizes the architecture word to alter the device architecture. The goal of developing a reprogrammable, high-performance, low-power circuit mandated the choice of an EEPROM based CMOS technology. Manufacturing cost objectives dictated a conservative single metal, double-poly process. The technology development objectives are overviewed in Table 1. A key focus of the process development was to allow for high performance, low-voltage devices (5V) to be integrated with lower performance, high-voltage devices (18V). The goal was attained with the addition of a single Junction-Grading implant step. Depletion devices were included to accommodate the high speed sense amplifier and simplify high voltage circuit design. The traditional bipolar fuse has been replaced by a nonvolatile reprogrammable EEPROM floating-gate type structure. The basic cell consists of two transistors, a select gate (input line), and a non- volatile sense transistor. Each cell measures 0.44 square mils. The cell is repeated 2048 times to make up the entire programmable AND matrix organized as 32 input lines and 64 product terms. Programming is performed in a minimum amount of time by parallel programming 64 cells (an entire row) with a single 10ms program pulse. Data to be programmed into each cell is shifted in via a Serial Register Latch (SRL). Following programming, verification can be performed by interrogating the state of each cell using the normal sense amplifier. Verification circuitry allows the sensed data to be loaded into the SRL which is then serially shifted out for validation. The direction of data flow (program or verify) is controlled by the PGM/VERIFY pass gates connected to the SRL as shown in Figure 2. Common to all programmable logic arrays is the possibility of multiple input lines switching simultaneously. The switching of input lines is, in turn, coupled to the product term by Miller Capacitance. By placing the EE memory element between the sense amplifier and the select gate (Figure 3), input line switching noise is prevented from being coupled to the product term. As a result, a quieter sense level is achieved, inhibiting disturbance of the high speed sense amplifier. Sensing of the product term is accomplished by a high-speed, single-ended current sensing technique. Sense currents as low as $5\mu$ A are obtainable at reasonable speed. The voltage swing of the product term is limited to approximately $100 \mathrm{mV}$ through the use of self-biasing negative feedback. On-chip substrate bias generation (-2.5V) is utilized to provide: (1) latch-up immunity without EPI; (2) reduced sub-threshold field transistor leakage, and (3) reduced body-effect on high performance device thresholds. Testability is a major consideration with any programmable logic device. This circuit employs four techniques which allow for virtually 100% testability of the device: - (1) EE memory technology allows for 100% testability of every cell in the array. This is in contrast to one-time programmable technologies such as bipolar, plastic One Time Programmable EPROM PLA' (OOTPEPLA) which must use test rows and columns for *correlation*. - (2) A Logic Test Mode allows one to load data into the SRL serially for all 82 columns, and force these data onto the sense amp inputs (override the matrix data). This permits a very fast test of chip logic without requiring the array to be programmed. Many different Apparent Patterns can be rapidly tested in this way. - (3) Register preload is accomplished through the use of the SDIN and SDOUT buffers. Assertion of Preload (PRLD) (a supervoltage test signal) transforms the OLMC registers into shift registers and serial data are clocked in using the normal clock signal. This feature allows for complete controllability and observability of machine states. - (4) Margin Test Mode is provided to allow the internal memory control gate reference (MCG) to be overridden and driven externally to allow cell margin tests to be performed. Speed and active power dissipation are illustrated in Figure 4. Typical device waveforms are presented in Figure 5. The authors wish to thank A. Nguyen, K. Campbell and D. Tennant for graphics support, and J. Olund, B. Cremen, R. Van Art, B. Delepine, E. DeMuizon and P. Spadini for wafer processing. <sup>&</sup>lt;sup>1</sup> Monolithic Memories, Inc., Bipolar LSI Databook, Chapter 7; 1984. <sup>&</sup>lt;sup>2</sup>Signetics Corp., Integrated Fuse Logic Data Manual; 1983. <sup>&</sup>lt;sup>3</sup>Advanced Micro Devices, Programmable Array Logic Handbook; 1983. <sup>&</sup>lt;sup>4</sup>Wood, R.A., Hsieh, Y., Price, C.A., Wang, P.P., "An Electrically Alterable PLA for Fast Turn-Around-Time VLSI Development Hardware", *IEEE JSSC*, Vol. SC-16, No. 5; Oct., 1981. <sup>&</sup>lt;sup>5</sup>Leung, R., Lee, S.M., "A 50ns 48 Term Erasable Programmable Logic Array", ISSCC DIGEST OF TECHNICAL PAPERS, p. 130-131; Feb., 1985. <sup>&</sup>lt;sup>6</sup>Cuppens, R., Hartgring, D., Verwey, J., Peek, H., "An EEPROM for Microprocessors and Custom Logic", ISSCC DIGEST OF TECHNICAL PAPERS, p. 268-269; Feb., 1984. ### See Page 8-10 for Fig. 2 8-11 for Fig. 6 FIGURE 1-Output Logic Macrocell (OLMC). FIGURE 4-Speed and active power dissipation. ## PROCESS N-Well, CMOS Double-Level Poly-Si Single-Level Si-Al #### CHANNEL LENGTH $\begin{array}{ll} \text{NMOS} & 1.2 \mu\text{m} \\ \text{PMOS} & 1.3 \mu\text{m} \\ \text{High Voltage} & 3.0 \mu\text{m} \end{array}$ # OXIDE THICKNESS Tunnel Oxide 100 Å First Gate 525 Å Interpoly 580 Å Second Gate 400 Å # POLYSILICON PITCH 4.5μm $\begin{array}{ll} \text{METAL PITCH} & 5.4 \mu\text{m} \\ \text{CONTACT CUT} & \cdot 1.5 \mu\text{m} \times 1.5 \mu\text{m} \end{array}$ TABLE 1-Process overview. FIGURE 3-Schematic of row coupling to product term in conventional EEPROM cell. EEPLA isolates this coupling capacitance with EE element between sense amplifier and select gate. INPUT TO OUTPUT DELAY FIGURE 5-Typical device waveforms. | INPUT TO OUTPUT DELAY | 16ns | |----------------------------------|----------------------------| | CLOCK TO OUTPUT DELAY | 8.5ns | | STANDBY CURRENT | 40mA | | ACTIVE CURRENT (20MHz) | 75mA | | I <sub>OL</sub> /I <sub>OH</sub> | 24mA/ - 3.2mA | | INPUT/OUTPUT | TTL COMPATIBLE | | DIE SIZE | 116 x 122 mil <sup>2</sup> | | PACKAGE SIZE | 300-mil 20-pin DIP | | | 20-pin Square LCC/PLCC | | RETENTION | > 10 Years | | MAXIMUM W/E CYCLES | 100 | | CELL SIZE | 0.44 mil <sup>2</sup> /bit | | PROGRAMMING TIME/CELL | 10ms | | PROGRAMMING TIME/ENTIRE ARRAY | < 400ms | | DDOCDAMMING VOLTAGE | 40 514 | TABLE 2-Device characteristics. # ELECTRICALLY ERASABLE PLDS PROVIDE FULL TESTABILITY Dean Suhr This paper was presented at Northcon '85 Electronics Show & Convention in Portland, Oregon, and appeared in the Northcon/85 Professional Program Session Record, Session, 12. Copyright © Electronics Conventions Management, Inc. ## ELECTRICALLY ERASABLE DEVICES PROVIDE PULL MANUFACTURER AND USER TESTABILITY FOR OPTIMAL PROGRAMMABLE LOGIC DEVICE QUALITY Dean Suhr Product Marketing Manager Programmable Logic Products LATTICE SEMICONDUCTOR CORP. 15400 NW Greenbrier Pkwy Peaverton, OR 97006 (503) 629-2131 #### INTRODUCTION Many aspects and "solutions" to the test issues of programmable logic devices (PLD) have been discussed over the past year or two. There are two basic reasons to test your programmable logic devices; first, to validate that logic equations (or any other input format) used to pattern the array performs the desired logical function, and second, to validate that the PLD is performing as the array pattern and datasheet specify. The responsibility for testing the PLD falls in various courts depending on whether you are a manufacturer or a user of the devices. Each camp generally expects the other to have fully tested the devices and to assume responsibility for the associated handling of the fallout. #### Who's Responsible for What The manufacturers generally contend that the devices have been tested "completely" and that some fallout (typically 1-3%) is expected during the user's programming and test operations. The manufacturers have traditionally (by default) placed the burden of guaranteeing the datasheet performance of the devices on the user. Of course, the users would like to have the devices completely tested and have guaranteed performance and 100% thruput when processing the devices. It is reasonably clear that the systems designer is responsible for the validation of his logic function (design verification) assuming a good integrated circuit (IC). He is also responsible for taking this simulation and transforming it into a prototype to verify the proper interaction of all of the various components in his system. What responsibility should the systems designer have to validate that the PLD itself can program and performs to the datasheet specifications? The answer to this question traditionally has not been quite as clear. With discrete devices the manufacturer has assumed the burden for device performance validation provided a 100% datasheet functional device. Testing PLD's proved to be quit a challenge, however, due to the programmable nature of the device and the fact that the array is buried inside the die without ready access to external pins thru normal paths. inherent conversion of the device from uncommitted logic to a custom pattern had the manufacturers in a quandary. The uncommitted logic typically was in a "do-nothing" configuration prior to the array being patterned. This left manufacturer with having to correlate or quarantee the device performance. The implication of this approach is that PLD's are "too allowance for testing". (have) #### PROM's first programmable logic The the PROM, was not as device, sophisticated as current programmable logic devices, and there were still real concerns with testing the array for programmability and final AC switching performance prior patterning the array. The PROM array was not embedded. It was directly accessible to the external pins thru normal paths. As a result of this direct access PROM's were 100% testable after programming so there was always a point where the device could be verified against the datasheet specifications. This responsibility fell again onto the user. #### Programmable Logic PLD's, on the other hand, use the array to drive additional internal logic circuitry. The access to the array for programming uses special circuitry that is not in the device's data path during normal operating conditions. Recent attempts to more fully test this logic circuitry have resulted in more advanced test schemes. None of the schemes developed for the standard Bipolar fuse-link technology allow the manufacturer to actualy test the programmability of all fuses. Nor do these schemes allow for test of the actual switching paths under normal signal stimulation conditions. #### THE CHALLENGE The challenge before us is to provide a programmable logic device that enhances the ability of the designer to implement his custom logic pattern without having to worry about the final device meeting the datasheet specifications. The device should be preverified for programmability and should have all functional and AC paths tested for switching performance. Correlations and guarantees are for the marketing and purchasing personnel. Engineering requires 100% tested devices. #### THE RESPONSE Lattice Semiconductor Correctation introduced the first Electrically Erasable (E<sup>2</sup>) Programmable Logic Device, the GAL<sup>tm</sup>-16V8, in March of 1985. This device is a 20 pin PLD that is fully compatible with industry standard PAL<sup>2</sup> devices. The generic approach taken in the design of the GAL-16V8 resulted in what we call the Generic Array Logic (GAL<sup>tm</sup>) family of devices which consists of both 29 and 24 pin devices in both generic and fixed architecture configurations. The GAL family of devices are designed to exceed the performance of their Bipolar and E-PROM based counterparts. These devices offer a fully tested 25 nS max. propagation delay at 470 mW max. power dissipation (90 mA). In addition, the GAL-16V8 and GAL-20V8 can be architecturally configured to be a logical equivalents to more than 20 PAL type architectures in their respective 20 and 24 pin configurations. They can also be congfigured to random architectures such as a 16R1 or a 18P2) by utilizing the output logic macrocell on each of the output pins to individually select the polarity, registers and feedback of each pin. The device can be patterned using standard JEDEC fuse maps such as those produced by PALASM<sup>3</sup> or CUPL<sup>4</sup> or ABEL<sup>5</sup>. These software packages will provide all the information for complete patterning of the GAL devices, allowing the user to exploit the configuration flexibility of the device. The array pattern can also be duplicated from a pre-programmed master device supplied by any PAL device manufacturer. The algorithm implemented on approved programming hardware such as the Data I/O LogicPak<sup>5</sup>, Stag PPZ<sup>6</sup> or Valley Data Sciences Model 160 generic programmers resolves all pattern & configuration issues at the hardware level without having to deal with any higher level software assembler or compiler. #### **EEPLD TESTABILITY** #### LATTICE 20 PIN PRODUCTS | Product | Pins | Inputs | Outputs | Punction-Polarity | Туре | |-----------|------|--------|---------|---------------------|--------------| | GAL-16V8 | 20 | 16 | 8 | And-OR-Programmable | Configurable | | RAL-10H8 | 20 | 10 | 8 | And-OR | Asynchronous | | RAL-10L8 | 20 | 10 | 8 | And-OR-Invert | Asynchronous | | RAL-10P8 | 20 | 10 | 8 | And-OR-Programmable | Asynchronous | | RAL-12H6 | 20 | 12 | 6 | And-OR | Asynchronous | | RAL-12L6 | 20 | 12 | 6 | And-OR-Invert | Asynchronous | | RAL-12P6 | 20 | 12 | 6 | And-OR-Programmable | Asynchronous | | RAL-14H4 | 20 | 14 | 4 | And-OR | Asynchronous | | RAL-14L4 | 20 | 14 | 4 | And-OR-Invert | Asynchronous | | RAL-14P4 | 20 | 14 | 4 | And-OR-Programmable | Asynchronous | | RAL-16H2 | 20 | 16 | 2 | And-OR | Asynchronous | | RAL-16L2 | 20 | 16 | 2 | And-OR-Invert | Asynchronous | | RAL-16P2 | 20 | 16 | 2 | And-OR-Programmable | Asynchronous | | RAL-16R8 | 20 | 16 | 8 | And-OR | Synchronous | | RAL-16RP8 | 20 | 16 | 8 | And-OR-Programmable | Synchronous | | RAL-16R6 | 20 | 16 | 6 | And-OR | Synchronous | | RAL-16RP6 | 20 | 16 | 6 | And-OR-Programmable | Synchronous | | RAL-16R4 | 20 | 16 | 4 | And-OR | Synchronous | | RAL-16RP4 | 20 | 16 | 4 | And-OR-Programmable | Synchronous | | RAL-16H8 | 20 | 16 | 8 | And-OR | Asynchronous | | RAL-1618 | 20 | 16 | 8 | And-OR-Invert | Asynchronous | | RAL-16P8 | 20 | 16 | 8 | And-OR-Programmable | Asynchronous | | | | | | | | #### LATTICE 24 PIN PRODUCTS | Product | Pins | Inputs | Outputs | Punction-Polarity | Туре | |-----------|------|--------|---------|---------------------|--------------| | | | | | | | | GAL-20V8 | 20 | 20 | 8 | And-OR-Programmable | Configurable | | RAL-14H8 | 20 | 14 | 8 | And-OR | Asynchronous | | RAL-14L8 | 20 | 14 | 8 | And-OR-Invert | Asynchronous | | RAL-14P8 | 20 | 14 | 8 | And-OR-Programmable | Asynchronous | | RAL-16H6 | 20 | 16 | 6 | And-OR | Asynchronous | | RAL-16L6 | 20 | 16 | 6 | And-OR-Invert | Asynchronous | | RAL-16P6 | 20 | 16 | 6 | And-OR-Programmable | Asynchronous | | RAL-18H4 | 20 | 18 | 4 | And-OR | Asynchronous | | RAL-18L4 | 20 | 18 | 4 | And-OR-Invert | Asynchronous | | RAL-18P4 | 20 | 18 | 4 | And-OR-Programmable | Asynchronous | | RAL-20H2 | 20 | 20 | 2 | And-OR | Asynchronous | | RAL-20L2 | 20 | 20 | 2 | And-OR-Invert | Asynchronous | | RAL-20P2 | 20 | 20 | 2 | And-OR-Programmable | Asynchronous | | RAL-20R8 | 20 | 20 | 8 | And-OR | Synchronous | | RAL-20RP8 | 20 | 20 | 8 | And-OR-Programmable | Synchronous | | RAL-20R6 | 20 | 20 | 6 | And-OR | Synchronous | | RAL-20RP6 | 20 | 20 | 6 | And-OR-Programmable | Synchronous | | RAL-20R4 | 20 | 20 | 4 | And-OR | Synchronous | | RAL-20RP4 | 20 | 20 | 4 | And-OR-Programmable | Synchronous | | RAL-20H8 | 20 | 20 | 8 | And-OR | Asynchronous | | RAL-20L8 | 20 | 20 | 8 | And-OR-Invert | Asynchronous | | RAL-20P8 | 20 | 20 | 8 | And-OR-Programmable | Asynchronous | # **EEPLD TESTABILITY** 1/0(\*) FEEDBACK Output Logic Macrocell + <del>|</del> | **Dedicated Combinational Output Dedicated Input Mode** Registered Active High or Low Output **Combinational Output** # TEST & QUALITY ADVANTAGES OF THE GAL FAMILY OF DEVICES The GAL family of devices provides the user with the additional benefits of being fully tested for programmability, functionality and switching performance by actually patterning the device. No correlation or "guaranteed by design" disclaimers are necessary. This testing is available regardless of the packaging or utilization of the device. The following discussion will address some of the test features while additional papers being presented at NorthCon '85 will discuss the architectural and application benefits. #### Programmability Verification The GAL series of generic PLD's is the only family of devices that offer ${\tt E}^2$ technology. This technology has many benefits over the competitive fuse-link, and E-PROM based arrays with regard to testing. The key advantage for both the manufacturer and the end user is that the $\rm E^2$ cell can be erased and re-used. This simple capability allows the cell to be programmed and erased many times prior to being shipped to the customer, thus guaranteeing programmablity thru actual test. The fuse link technology is limited to testing "similar" and "adjacent" fuses to correlate the performance of these test fuses to that of the actual array fuses. While this approach has merit, it is by no means exact. In addition, the fuse link technology utilizes high currents and power dissipation to accomplish the vaporization or pull-back of the metallic fuse links. This high current is routed around the chip thru large transistor and metal line structures which are subject to potential long term programming reliability problems. This is why the fuse-link algorithms require brief programming pulses with high voltage duty cycle constraints. The E-PROM cell based devices offer the ability to be erased. Unfortunately this feature is paired with the time-consuming and cumbersome process of Ultraviolet Light exposure necessary to erase the E-PROM cells. The manufacturers of devices using this technology are limited in the number of program erase cycles that they can perform on the device because this erasure takes some 20 minutes to perform. Endurance of the cells cannot be checked due to this limitation. The long erasure also takes its toll when it is desired to check multiple patterns during other functional portions of the test process. Only one pattern can be tested per insertion without making some serious compromises. Some current implementations of the E-PROM based cell are being packaged in one-time-programmable (OTP) windowless packages. These devices are not erasable by the manufacturer or the user after assembly. Although each cell has probably been programmed and erased once in prior processing the cells cannot be neutralized after assembly and subsequently tested. These manufacturers rely upon a correlation to a "phantom array" for programability and performance verification. The floating gate technology used in the GAL devices is based on the well understood Fowler-Nordheim Tunneling process. This process is based on a negligible current, controlled voltage programming process. The electrical erasure of the entire GAL device array takes only 10 milli-seconds. This quick erasure allows endurance to be guaranteed thru actual test cycling as well as providing the opportunity to pattern the device many times during the manufacturing process to examine the actual functionality of the logic elements under direct control of the array cells exactly as the device would function under the control of a user defined pattern. The $E^2$ cell is larger than a corresponding E-PROM type cell. Historically this was a concern with PROM devices as they are die size limited by array cells, however, a programmable logic device is not composed of a lot of these cells. In fact, the GAL device array occupies only 6-7% of the total die area. The impact of the larger cell size on total die area is only 2-3%, a trivial amount to trade off for full testability by both the manufacturer and user. This tradeoff results in lower overall cost to the user since he no longer has to concern himself with (non-existent) reject devices. The GAL programming algorithm utilizes a high speed serial shift scheme that allows simultaneous programming of 64 cells at one time. This means that the programming of the entire array takes 340 mS. This is considerably faster than the few seconds necessary for fuse link devices and the 10's of seconds necessary to program the UV erasable E-PLD devices. All of the GAL family of devices also incorporates a proprietary Margin Test feature that allows the actual charge potential of each individually to be verified to ensure full programming margins. To verify retention all GAL devices are patterned and baked for 48 hrs to be sure that the individual cells retain their data. Weak cells that lose some, but not all, of their charge would not normally be detectable without this analog bit-bybit margin test feature. The user of Lattice devices can have full confidence in the 10 year minimum retention specification of these devices, again due to the actual test performed on the cell. Currently approved programming hardware verifies that the cells are programmed well beyond the minimum margins required for proper retention and performance. The GAL family of devices guarantees thru actual test the programability of each cell, its ability to retain charge for the specified time period, and its ability to withstand repeated write/erase cycles (endurance). The impact of this "actual test" philosophy is directly observable in the quality levels of the GAL devices. #### Switching & Functionality Verification The verification that a patterned device performs as expected is no trivial task. Many man-years have gone into the development of test schemes for testing state machines without having to trade off confidence in functionality with cost of test. PLD's in the 20 and 24 pin families support a maximum of 10 registers to control the state of the system. This allows up to 1024 states; getting into each state to verify all next states is not a trivial task. Typical approaches to verifying the functionality and performance of PLD devices include pseudo-random vector generation/signature analysis as well as the more traditional (and expensive) stuck at zero/stuck at one test vector vector set application. There are problems with both of these approaches that should be discussed. The use of pseudo-random test vectors to test combinational logic is potentially a valid thing to do. The current implementation in relatively slow hardware does not test AC performance of the device and also takes several seconds to execute. This technique has several drawbacks when applied to sequential logic8. example, consider a state machine with a common reset pin. This pin has a 50% chance of being reset during any given cycle. It is quite possible that many states many never be tested. probability that a 10 bit (0 to 1023) counter would be reset in the first 1023 counts (a 50% chance each cycle) is near 100%. Validation that the counter would loop to state 0 after reaching 1023 would be next impossible !! #### **EEPLD TESTABILITY I** Stuck at one (SA1)/stuck at zero (SAO) testing is based on the theories of observability and controlability of each node in a system. The basic theory indicates that if all nodes can be controlled and observed that proper logic functionality can be verified. Again, this is a valid concept for testing ideal systems where SAO & SA1 are the only valid failure mechanisms. Semiconductors occasionally suffer from random defects that result in marginal or non-performance. CMOS technology can sometimes get stuck at the "last state" during some switching and defect induced fault conditions 9. Fault testing does not consider the potential degradation of the device performance due to random defects 10. There is hope in overcoming these difficulties and expenses. If the user could assume that all marginalities and functionalities had been previously eliminated from the devices under consideration a fuse verification would be sufficient to validate the device performance. Lattice feels that this is a valid alternative for the user of Lattice PLD's. The GAL family of devices allows for generic testability of functions under normal array control. The manufacturer (and user) can put any custom patterns they desire into the device for testing purposes, erase the device in 10 milliseconds ultimately pattern the device with the final pattern with complete assurance that every piece of logic will work as specified. This testing can full switching incorporate time validation thru normal paths by actual test, not correlation. Special voltages (super-voltages) and the temporary "loss" of a pin are not necessary to access the array (as with the fuse-link and phantom array UV erasable E-PLD devices). This leaves all device pins available to the user to validate functionality. Cost Effective Testing of GAL Devices The GAL family of devices is tested under many different conditions during the manufacturing process. To minimize the test time during some of the early (wafer probe) test operations where functionality of various portions of the circuit are being verified for the first time it is to our advantage to test as quickly as possible. We have incorporated some special features into our device which allow the array to be overridden during the what we call the Logic Test Mode. Data form the serialregister-latch (SRL) overrides the array and travels thru the sense amps so that the subsequent logic circuitry is driven by the actual signals it will see in normal operation. This test mode is more comprehensive than some of the alternative approaches used in previous PLD design since the sense amp is not overridden. The sense amp is a critical untested portion the circuitry on other PLD's. The Logic Test Mode allows us to fully test the sense amps. The functional testing of the output logic can be done in microseconds as opposed to milliseconds since it is not necessary to pattern the array to force a particular configuration or data condition. The cost savings of this technique over many test probes and insertions is dramatic. This manufacturing cost savings is passed along to the user in the form of higher quality devices with lower effective ASP devices. The logic test mode is not used to test the switching performance of the device. Actual array and architecture programming is necessary to verify the switching performance under normal conditions. Some 10 to 12 different array patternings are performed during each of the various configurations of the device under worst case patterning conditions. Devices using fuse-link technology must use a correlated result and the E-PROM based devices are restricted to 1 or 2 compromised patterns due to the lack of a cost and time effective erase capability. #### **EEPLD TESTABILITY** OTP UV Erasable GAL Devices PAL Devices E-PLD Devices E-PLD Devices Basic Specifications 25/35 ns 35 ns or slower 25 ns 25/35 ns Speed 90 mA 180/90 mA 50 mA 150 mA Maximum Active Current Technology CMOS, E<sup>2</sup> Bipolar, Fuselink CMOS, E-PROM CMOS, E-PROM Configurable Architecture Yes No Yes PAL Fuse Map Compatability Yes Yes Yes Not Available Devices to Supply Full Line 1 More than 20 1 Electronic Signature Yes No No No Security Cells Yes Yes Yes Yes #### Programming Issues | Reprogrammable | Yes | No | Yes | No | |----------------------------|-----------------|------------|--------------------|-----------| | Full Tested Fuse Array | Yes, Many Times | No | Yes, Once or Twice | Yes, Once | | Test Fuse Array in Package | Yes | No | Yes | No | | Endurance Test Capability | Yes | N/A | No | No | | Programming Time | 4 seconds | 16 seconds | 20 seconds | 7 seconds | | Erase Mechanism | Electrical | None | UV Lamp | None | | Erase Time | 10 Milliseconds | N/A | 20 Minutes | N/A | #### Packaged Test Issues | Functionality Test | Actual Paths | Simulated | Actual Path | Phantom Path | |------------------------|--------------------------|----------------------|---------------------|--------------------------------| | Switching (AC) Test | Actual Paths | Correlated | Compromised Pattern | Correlated | | Guaranteed Reliability | 100% thru<br>actual test | 99% thru correlation | | <pre>?? thru correlation</pre> | #### **EEPLD TESTABILITY** #### Testing A GAL Device In A System The GAL family supports register preload to allow testing of sequential device configurations in a system or quickly on ATE. The current state can be quickly pre-loaded so that all of the various transitions to a next state can be tested. This feature is supported by the JEDEC standard data transfer protocall for test vector transfer. Many of the major device programmers also support this pre-load feature to functionally test a patterned PLD. The implementation of preload in the GAL devices is somewhat unique in that it utilizes a serial shift scheme that allows both a load and unload of the registers. This serial-in serial-out shift technique allows the system designer or test engineer to devise a daisy-chaining scheme for forcing data. This scheme allows 100% controlability and observability of the device states. #### SUMMARY The GAL-16V8 and the GAL-20V8 devices and their family members bring a new level of flexibility and quality to the user of programmable logic. The generic approach to functionality and compatibility and the philosophy of guaranteeing performance thru actual test makes the GAL family of devices the ideal choice for both prototyping and volume production environments. #### ACKNOWLEDGMENTS The author would like to recognize all of the individuals responsible for the Circuit and Topological Design, Frocess Architecture, Silicon Manufacture, Product Engineering, and Test Engineering that make the GAL concept possible. #### LEGALITIES \_\_\_\_\_\_ GAL, Generic Array Logic, RAL, Reprogrammable Array Logic, ULTRAMOS and Silicon Forest are trademarks of Lattice Semiconductor Corporation. - Sievers, William H. Advanced Micro Devices "How Testability Is Designed Into Programmable Logic", pg. 10/2 MidCon '84, Dallas, Texas. - 2 Registered trademark of Monolithic Memories Inc. - 3 Trademark of Monolithic Memories Inc. - 4 Trademark of Assisted Technology Corporation. - 5 Trademark of Data 1/O Corporation. - 5 Trademark of Stag Microsystems Inc. - 7 Elliot, Dane Cypress Semiconductor NorthCon '84 Presentation. - 8 James, George W. Data I/O Inc. "Testing is a Key Element In the Successful Use of PROM's and PLD's" Evaluation Engineering, pg. 95 July 1985. - 9 Reddy, Sudhakar M. University of Iowa "On CMOS Totally-Self-Checking Checkers" SRC Topical Research Conference---Built In Test/Testability, pg.10 - 10 Graf, Matthew C. IBM East Fishkill, NY "Testing- A major Concern for VLS1" Solid State Technology, pg. 101 # LATTICE # DESIGN METHODOLOGY FOR NEW PROGRAMMABLE LOGIC DEVICES This paper was presented at Northcon '85 Electronics Show & Convention in Portland, Oregon, and appeared in the Northcon/85 Professional Program Session Record, Session, 15. Copyright © Electronics Conventions Management, Inc. DESIGN METHODOLOGY FOR NEW PROGRAMMABLE LOGIC DEVICES (PLDs) Leveraging new design tools for PLDs into instant custom silicon Lattice Semiconductor Corporation 15400 NW Greenbrier Parkway Beaverton, OR. 97006 503 629-2131 #### INTRODUCTION Many design engineers have been reluctant to turn to programmable logic devices (PLDs) for new system designs because logic systems for PLDs were designed with minimized sum-of-products form boolean equations rather than the familiar schematic diagrams. Those that braved the transition faced a myriad of obstacles, including learning computer operating system, a full-screen text editor, the language and syntax of a compiler or assembly the language language program, boolean theory, and various architectures of programmable logic devices. The lack of reasonable hardware and software support was the biggest obstacle of all. All too often, after having carefully chosen a target PLD for a design, or even when converting existing TTL designs, the logic didn't quite fit in available PLDs, and extra effort was expended on repartitioning or respecifying the logic designs. Now, second generation silicon devices featuring high performance CMOS technology with reprogrammable memory cells and configurable architecture provide a universal device solution. For the first time, the silicon can be tailored to fit the logic, rather than the other way around. This paper will describe how to design systems with these new reprogrammable logic devices, using the latest hardware and software development tools. #### THE NEW SOFTWARE TOOLS The most popular of the early software development tools is PALASM (Birkner and Coli, 1983). PALASM is a simple language that converts Boolean equations, which represent the transfer functions from device input to output, into JEDEC standard fuse map files that are used to burn or program PLDs. With this prior generation tool, the logic equations must be reduced manually PAL is a registered trademark of Monolithic Memories, Inc., Santa Clara Ca. using Karnaugh maps and DeMorgan's theorem to make the system logic fit in a target device. PALASM is limited to PALR devices only, and does not support PROMs or FPLAS. New high-level hardware programming languages have been developed that are useful for defining logic designs for a variety of PLDs. These include ABEL, from DATA/IO in Redmond, Wa. and CUPL, from Assisted Technology, in San Jose, Ca. Both are compiler-based software that provide syntax checking, logic reduction, and design simulation. With these new software tools, a design can be specified with any combination of state diagrams, boolean equations, or truth tables. A design engineer chooses the construct that best fits a particular logic design. These new languages remove the need of a designer to understand PLD architectures. Particularly when coupled with one of the new generic array logic products which feature variable architecture, programmable logic suddenly becomes very attractive for logic design. Designs can be thought through in a logical, functional manner, and described that way in a high level programming language. Designs using generic array logic devices can be developed, tested and simulated without concern about which fuses or memory cells will be programmed to implement the logic or device architecture. In the balance of this paper, the features and benefits of ABEL and CUPL will be viewed, along with a description of new variable architecture PLD devices, the GAL16V8 and the GAL20V8. Some design rules for the new PLDs will be presented, and the paper concludes with brief look into the future of programmable logic design. #### THE ABEL PROGRAMMING LANGUAGE The syntax of ABEL resembles the C software programming language. As a result, designs are easy to read and understand. Figure 1 is an example from the ABEL applications guide. The truth table structure is the most natural way to represent the design and the syntax creates a self-documenting source file. The ABEL language processor actually consists of six programs that are executed in sequence to process a logic design. The six programs are PARSE, TRANSFOR, REDUCE, FUSEMAP, SIMULATE, and DOCUMENT. Each of these programs produces an intermediate file that serves as input to the next program in the sequence, as depicted in figure 2. The PARSE program reads the source input file that contains the logic specification, checking for proper syntax. It expands macros and set references to actual sets, and converts state diagrams and truth tables to Boolean equations. There are two output files produced by PARSE. One is an intermediate file used as input to TRANSFOR, the other is a listing file that contains error messages and expanded macros. The TRANSFOR program reads the intermediate output file from PARSE. It does the next level of transformation on the source by replacing all sets with equivalent equations and replaces all operators with NOT, AND, OR, and XOR operators. Product term equations destined for the same output are ORed together and all "don't care" references are resolved. ``` module bodfrom flag '-d82' tille 'seven sement display decoder Data 1/2 Corp Redmond At 16 Mar 1984' - Fig. 10 - Filio-seven-segment decoder similar to the 'wwg Filio-seyment similar to the 'wwg - Filio-seven-segment decoder similar to the 'wwg - Filio-seyment Filio-se ``` Figure 1 Truth Table design example Figure 2 ABEL Processor flow diagram The REDUCE program operates on the Boolean equations that are output from TRANSFOR to convert them to sum-of-products form. The equations are then minimized according to basic rules of Boolean algebra, then optionally with PRESTO or PRESTO-by-pin. (PRESTO is a logic reduction algorithm developed by Antonin Svoboda that eliminates input and product terms). This program automatically reduces the logic to near minimal form, relieving the designer from the tedious task of manual reduction through classic logic design techniques such as Karnaugh maps. FUSEMAP processes the output from REDUCE into a JEDEC standard load file that is transmitted to programming equipment. The file contains information on which fuses or cells to program, as well as architecture information for configurable devices. If test vectors are specified in a source file, they are contained in this file for simulation and post-program testing. An intermediate file is produced that mirrors the actual device configuration, including architecture, for input to the simulator. #### GAL DESIGN METHODOLOGY I The SIMULATE program takes the intermediate file output from the FUSEMAP program, including test vectors, along with a device specification file provided with ABEL to fully simulate the actual operation of a device design. The fuse map and test vectors used in device simulation are the same as those used to program and test the real PLD. An iterative process is used to simulate both combinational and registered configurations (with feedback), so that unstable designs can be detected. Finally, the DOCUMENT program uses intermediate output files from the other programs to create a text file that fully documents the design. Options in the document include original equations and those produced from truth tables and state diagrams, transformed and reduced equations, a fuse map pictorial, a symbol table, test vectors, and a pin diagram. ABEL is a very natural and complete logic design software tool for all forms of programmable logic. The high level language is combined with various levels of automatic logic reduction, full design simulation, error checking, and design verification through test vectors. ABEL runs under Ms $^{\rm tm}$ -DOS or PC-DOS $^{\rm R}$ operating systems on the IBM $^{\rm R}$ PC and most compatibles, or on VAX $^{\rm tm}$ systems under VMS $^{\rm tm}$ 3.0 or Berkeley UNIX $^{\rm tm}$ version 4.2. #### CUPL - A UNIVERSAL HARDWARE COMPILER CUPL<sup>tm</sup> is an industry standard high-level programming language (from Assisted Technology, San Jose, Ca.). CUPL is, like ABEL, compiler-based, and supports almost all PLD devices, including PROMs and FPLAs. The commitment to support all types of programmable devices is important to system designers because it provides them a wealth of devices to choose from. This is in contrast to the assembler-based software available from PLD manufacturers, which typically support only one family of devices from a given manufacturer. With CUPL, designers can avoid sole source situations. As shown in figure 3, a single logic description in CUPL can be compiled into several different devices from many different companies, providing multiple sources for system sockets. Figure 3 Multiple sources at the socket The syntax of CUPL is chosen from the C language as follows: - & = logical AND - # = logical OR - \$ = logical exclusive-OR ! = logical inverse (negation) Comments can be placed anywhere in the source code and are enclosed in the familiar /\* ...comments ... \*/ form. Symbolic names can be used to define pin variable names, internal nodes, intermediate variables, constants and bit-fields. Macro substitution and bit-field specifications are two of the major advantages that CUPL (and ABEL) have over assmembler-based languages. This is readily apparent upon examination of figure 4. #### Comparative Design Example: Produce an I/O Buffer Enable signal which is asserted over the Hex Address Range 10 thru 14. # Equations Using Boolean Assembler/Translator BUFFEN = IORD - /A7 - /A6 - /A5 - A4 - /A3 - /A2 - /A1 - /A0 - + IOWR + /A7 + /A6 + /A5 + A4 + /A3 + /A2 + /A1 + /A0 - + IORD /A7 /A6 /A5 A4 /A3 /A2 /A1 A0 - + IOWR /A7 /A6 /A5 A4 /A3 /A2 /A1 A0 - + IORD + /A7 + /A6 + /A5 + A4 + /A3 + /A2 + A1 + /A0 - + IOWR /A7 /A6 /A5 A4 /A3 /A2 A1 /A0 #### Equations Using CUPL: The PLD design process with CUPL is straight forward, and is diagrammed in figure 5. The CUPL software package provides a skeletal source file as a suggested starting point for creating a specific design source. Once the design is completed (source code can be expressed in truth table form, high level boolean equations or state machine syntax) the source is compiled with the target device specified in the compile command line, along with the level of logic reduction required (none, quick, reduce until fits, and full minimization). The compiler has several output options including list and documentation files, as well as JEDEC formatted output for downloading to a programmer. The second half of the CUPL design process is running the logic simulator, CSIM. The CSIM simulator takes a logic description from the compiler and combines it with a stimulus/response function table written by the design or evaluation engineer, and performs a design simulation. CSIM will output a text file that specifies any errors, and a JEDEC fuse map file that includes test vectors. Designed for hardware engineers, CUPL is an easy to learn, simple, powerful and self-documenting language useful for any programmable logic device design. The development vehicle can be any CP/M, MSDOS, UNIX, or VMS based computer. #### UNIVERSAL DESIGN TARGETS New programmable logic chips developed by Lattice Semiconductor Corp. rely on EEPROM cells for an electrically alterable architecture that enable them to directly replace any of 21 device architectures in the 20-pin and 24-pin bipolar PAL family manufactured by Monolithic Memories Inc. Called the GAL<sup>TM</sup> 16V8 (for Generic Array Logic), and the GAL 20V8, Lattice's low-power CMOS devices offer bipolar speed (25-nanosecond propagation delay) and output drive (24-milliampere IOL), but replaces the usual fuses with EEPROM cells. The result is electrically reprogrammable and reusable devices that can be programmed on standard logic-array programmers, and can use the new standard software (such as ABEL and CUPL). Lattice is the first company to apply EEPROM technology to a programmable logic device. The new user benefits are numerous. GAL devices can be used over and over during system prototyping; a device once used as a 14L8, for example, can be reprogrammed as a 20R6 for another circuit. Thanks to the advanced output logic architecture, each output can be individually tailored as registered, combinational, active-high, active-low, input-only, or bi-directional. This generic architectural flexibility relieves the design engineer from being forced to choose a target device for his logic design ahead of time. By removing this design encumberance, many more design engineers will opt for programmable logic devices in their designs. The key element of the GAL 16V8 that provides its architectural flexibility is the output logic macrocell (OLMC), shown in Fig. 6. The OLMC allows each output to be individually set to the system designer's choice of active high or active low, with either combinational (asynchronous) or registered (synchronous) configurations. A common output enable can be connected to all outputs, or product terms can be used to provide individual output enable control. The output logic macrocell provides the designer with maximum output flexibility in matching signal requirements, thus providing a universal target for all possible 20-pin logic device designs. #### GAL DESIGN METHODOLOGY #### Beyond Ordinary PLD devices The GAL 16V8 is a superb replacement for the bipolar family of 20-pin devices; however, the flexibility of the output logic macrocell (OLMC) allows the GAL devices to be configured in many ways that are not possible with ordinary PLD devices. For example, the ability to place a synchronous (registered) output on any or all of the output pins allows the user to create a variety of devices such as a 16R1 or a 16R5 -- architectures not possible with the ordinary PLD devices available today. The need for "odd" architectures often arises during the system design process. For example, suppose the target device for a latched two-to-four decoder is a 16R4, a reasonable choice. If one of the decoded functions turns out to need a "not-Ready" response, requiring one extra state bit for wait-state insertion, a designer must add some standard TTL glue circuitry to include a wait-state generator, or search through catalogs to find another device. Unfortunately, no ordinary PLD device includes only five registers, and in such circumstances, the 16V8 device excels. Using the GAL 16V8 as the target device with one of the available software tools, such as CUPL, in fact, turns the situation around; for the first time, the software will tailor the silicon to fit the design, rather than forcing an engineer to respecify or repartition his logic to fit a device that "almost" meets the design requirements. This more efficient packing of logic into the GAL 16V8 will allow designers to increase functional density over that currently possible with PLD-based designs. The increase in density may range from 5 to 25% based on the current usage of PLD devices in systems. A key point here is that the ability to use these more unconventional configurations of the GAL 16V8 is fully supported by the industry standard PLD software support packages, ABEL and CIPL. #### DESIGN METHODS There are three groups of design engineers who can benefit from the new software tools and silicon. Those that design with "paper and pencil" using TTL standard product, those currently designing with PLDs, and those that use computer-aided engineering (CAE) workstations. For those hardware engineers familiar with designing logic by drawing out schematics, but are not so familiar with software, there are easy entries to PLD design. One is DASH-ABEL, by Futurenet. This design tool essentially a schematic ca schematic capture preprocessor for ABEL that runs on a standard IBM PCXT or PCAT installed with a specially designed high resolution graphics board. The software package takes logic diagrams drawn on-screen with a mouse and translates those schematics into the equations that represent the transfer functions of the logic blocks. These equations are format compatible with the ABEL can be language compiler, and automatically tranformed down to specific device fuse map data. DASH-ABEL, engineers introduced painlessly to PLD design, using a tried and true methodical approach to logic design. Another paper in this session entitled "Design for Programmable Logic Using Schematic Capture", by Brenda French and Ngoc Nicholas, covers the DASH-ABEL schematic capture program in detail CUPL-GTS by Assisted Technology is DASH-ABEL another example of a schematic capture preprocessor; in this case preprocessor incorporates CUPL in the internal operation, providing the benefits of automatic logic reduction, the and simulation through CSIM. Once a logic schematic has been entered, an engineer can quickly check to determine if the logic fits in a target device. Through pop-up menus, the entire design process can be handled with the mouse; keyboard entry and programming is not required. System designers using CAE workstations can now benefit from the development of the high level PLD design software. Until now, engineers designing logic on workstations had been limited to semicustom or full custom logic design solutions. However, as CAE workstations migrate to board-level system design capability, PLD design capability is being offered. The effort to link workstations with PLD design software is being lead by Assisted Technology through its recent merger with PCAD of Los Gatos, CA. Until recently, PLDs were treated as black holes during system simulation on workstations. CUPL now has an interface to workstation software, thus providing device-dependent information to workstation software. It is important to use this capability during system simulation, so that an accurate device model is presented to the workstation software, including the necessary minimization of the PLD design. Recall that devices with logic macrocells can have pins that are outputs in one design and inputs in another. This can causes problems in extracting a device image from the workstation shape library, unless a proper interface is provided by the PLD software. Correct interpretation of architectural configuration data for correct topological modeling is provided by using CUPL with workstation software. As new PLD devices continue to move into the gate array market, the traditional home-ground of workstations, the recently forged links between workstation software and PLD software will play an increasingly important role in the continued growth of the PLD business. The last group of engineers to benefit from the emergence of the new PLD design tools are those that are currently designing with PLD devices. For those engineers, the benefits will become readily apparent after the first design cycle using the new tools. To take best advantage of the new software tools, get familiar with all the capabilities of the software. In the migration from assembler based software to the new tools, old habits are easy to fall back on. Take advantage of the ability to create documentation within the source file. Use bit field notation and expression substitution where appropriate to simplify the specification and increase the clarity of the document. When designing state machines, use identifiers rather than numbers for states and state transitions. Take advantage of the power-up reset capability of newer PLDs in setting the machine to a known state on power-up. This can save product terms for another purpose (sometimes this is not possible if the logic requires reset capability for other than power-up). With ABEL, unsatisfied state transition conditions clear the state register. This can be used to some advantage to eliminate product term usage explicit definition of all transition. Keep in mind, though, a state must always be assigned to the cleared-register state. Another good idea is to number adjacent states for one-bit changes (the state diagram maps to an N-cube). Select numeric constants for the state names so that state registers change by one bit only (ie. grey code transitions) from one state to the next. This can greatly reduce the number of product terms required to describe state transitions, and is a step in providing hazard-free logic designs. Finally, a word of caution when creating creating hazard-free logic designs. Often, a redundant term is introduced into a logic expression to produce "glitch-free" outputs during input transitions of combinational networks. This is a proven and valid logic design technique. (Refer to Harris Programmable Logic Application note 106, "Hazard Free Logic Design", by Steve Bennett). Unfortunately, when using either of the automatic reduction algorithms built-in to CUPL or ABEL, all redunant terms are eliminated, whether the redundancy is intentional or not. Be aware that certain levels of logic reduction can potentially recreate a logic hazard in the design. This is easily handled by using a simpler level of reduction, where redundant terms are not eliminated, and can be used safely. #### REFERENCES - ABEL 1.1 Applications Guide, DATA I/O Corp, 1985 - CUPL User's Manual, Assisted Technology, 1984 - Kyu Y. Lee, and others, "A High-Level Language for Programmable Logic Devices", VLSI Design, June 1985 - Osann, Bob, "Compiler-based software and PLDs improve logic design", EDN, January, 1985 - Osann, Bob, "Handling Programmable Logic on CAE Workstations", VLSI Design, July 1985 | | EZCMOS PROCRAMMARIE LOCICA | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SUPERIOR QUALITY, FLEXIB | E <sup>2</sup> CMOS PROGRAMMABLE LOGIC:<br>BILITY AND SYSTEM PERFORMANCE | | | Jerry Greiner | | | This paper was presented at Electro '86, May 14, in Boston, Massachusetts, and appeared in the Electro/86 Professional Session Record, Session 12, Copyright © Electronic Conventions Management, Inc. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | E2CMOS PROGRAMMABLE LOGIC: SUPERIOR QUALITY, FLEXIBILITY, AND SYSTEM PERFORMANCE Jerry Greiner Applications Manager LATTICE SEMICONDUCTOR CORP. 15400 NW Greenbrier Parkway Beaverton, Oregon 97006 (503) 629-2131 Lattice Semiconductor is pioneering the use of Electrically Erasable (E²) CMOS technology to build reconfigurable, high speed, low power programmable logic devices (PLD). A 25ns PLD has been developed utilizing 1.5 micron CMOS floating gate memory technology and unique design methodology to achieve high performance and superior quality. The technology and design approach will be examined in this paper. #### INTRODUCTION Over the past ten years, a number of programmable logic architectures and devices have been developed. The majority of the commercially successful PLDs have implemented in bipolar technology. This technology has the advantage of high functional speed at the expense of relatively high power consumption and lack of flexibility (one-time programmability). Architectural flexibility has only been available through hardwired mask options. Recent developments bipolar technology have produced onetime field configurable architectures. floating gate technologies MOS (EPROM/EEPROM) have been utilized to address the reprogrammability and reconfigurability issues but devices typically suffered tremendous speed impact (100ns) in order to achieve flexibility. Lattice has cleared this hurdle by introducing CMOS PLDs implemented in a high performance floating gate process which approaches bipolar performance levels at significantly reduced power levels. The E<sup>2</sup> memory technology has also been utilized to realize a device that is not only reprogrammable but also architecturally reconfigurable. The first two products in the family are the 20-pin GAL ™16V8 (Generic Array Logic) and 24-pin GAL20V8. The technology in general and the GAL20V8 in particular will be examined in the forthcoming text. #### INSIDE THE GAL20V8 The logic diagram of the reconfigurable GAL20V8 is shown in Figure 1. The corresponding die photograph is shown in Figure 2. To achieve higher performance, the array has been split into two halves with row drivers driving both directions (Figure 2). This effectively halves the polysilicon row delay line and paves the road to a device which touts a maximum propagation delay of just 25ns. A novel, high speed programming technique has been implemented through the use of an 82-bit serial shift register. This allows an entire row of data (64 bits) to be serially loaded into the device and subsequently parallel programmed onto a selected row in one 10ms programming cycle. Since the entire array contains a total of 40 rows, the device can be completely programmed in 400ms (40 rows x 10ms). The GAL20V8 is packaged in a 300 mil 24-pin DIP and features ten inputs on pins 2-11 and eight bi-directional programmable Output Logic Macrocells (OLMC) on pins 15-22. Architecture configuration is achieved through the OLMC, which is shown in Figure 3. Four different multiplexers combine to allow any of the architecture configurations shown in Figures 4-7. The designer can choose to configure each OLMC as either a dedicated input, dedicated combinational output, bi-directional combinational output with feedback, or registered output with feedback. | E <sup>2</sup> CMOS FLEXIBILITY | | | | |---------------------------------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | The benefits of generic architecture flexibility become immediately apparent when designing with GAL devices. user need not be concerned with a specific architecture or pinout as he would with a fixed architecture device like a PAL device. Instead, the GAL design specification is created and compiled using industry standard software (ABEL, CUPL) with each output macrocell being configured as needed. Furthermore, it is the software which determines how the architecture bits for each macrocell will be configured. The user specifies the output type and the software does the rest. The design task is greatly simplified because of the freedom to configure each output as required and by not being confined to a predetermined architecture. However, flexibility does not stop architecture in the GAL20V8. Flexibility is further enhanced by the ability to electrically erase and reprogram GAL devices. The very fast (50ms) bulk erase function permits instant reprogramming/reconfiguring of the device. This is one of the major technology advantages of an electrically erasable device over an ultraviolet erasable device where the user is required to expose the device to ultraviolet light for a period of twenty minutes or so before the device can be reused. The erase cycle has been incorporated into the front end of the programming cycle of the device and therefore is virtually transparent to the user. The key benefit here is that no additional handling step is required for erasing/reprogramming. The device is simply put back into the device programmer and reprogrammed, instantly. Another key technology advantage of E<sup>2</sup>CMOS is 100% testability by the manufacturer which guarantees the absolute highest quality PLD available. ## $\frac{\mathtt{TESTABILITY:}}{\mathtt{TECHNOLOGIES}} \; \underline{\mathtt{E^2CMOS}} \; \; \underline{\mathtt{DOMINATES}} \; \; \underline{\mathtt{COMPETING}}$ The GAL family are the <u>only</u> devices that offer E<sup>2</sup>CMOS technology. This technology has many benefits over the competitive fuse-link, and EPROM (ultra-violet) based arrays with regard to testing. With the EEPROM based programming, a GAL device is completely tested before it ever leaves the factory, including programming. Each and every programmable element of the logic array is tested several times. This is something that cannot be done with bipolar PAL devices because once the fuses are blown, they cannot be replaced. Testing the fuses on a PAL device would in effect program it, rendering it useless to the customer. PAL device manufacturers have made efforts to get around this problem by including test fuses on their dies, but this still does not guarantee that the actual array fuses will successfully blow. Typical programming fall-out for fused devices runs from 1% to 2% or higher. This level of fallout is costly in both time and money, and seriously impairs the efficency of high volume production lines. The E<sup>2</sup>CMOS cell based logic device is also superior to the EPROM cell logic devices. True, the EPROM cell based devices offer the ability to be erased. Unfortunately, this feature is paired with the time consuming and cumbersome process of ultraviolet light exposure necessary to erase the EPROM cells. The manufacturers of devices using this technology are limited in the number of program/erase cycles that they can perform because this erasure takes some twenty minutes to perform. Endurance of the cells cannot be checked due to this limitation. The long erasure takes its toll when it is desired to check multiple patterns during other functional portions of the test process. Only one pattern can be tested per insertion without making some serious compromises. Some current implementations of the ${\tt EPROM}$ based cell are being packaged in one-time-programmable (OTP) windowless packages. These devices are erasable by the manufacturer or the user after assembly. Although each cell has probably been programmed and erased once in prior processing, the cells cannot be reprogrammed, tested, and subsequently erased after packaging. The ${\rm E}^2{\rm CMOS}$ cell based logic devices can. Alternativley, cell based logic manufacturers rely upon a correlation to a "phantom array" for programmability and performance verification. This is same scheme the bipolar the manufacturers implement to test their programmable logic devices and is clearly inferior to the E $^2$ CMOS cell based approach. The floating gate technology used in GAL devices is based on the well known Fowler-Nordheim Tunneling process. This process is based on a negligible current, controlled voltage programming process. The fast electrical erasure of of the GAL device allows endurance to be guaranteed through actual test cycling as well as providing the opportunity to pattern the device many times during the manufacturing process to examine the actual functionality of the logic elements under direct control of the array cells exactly as the device would function under the control of a user defined pattern. The E<sup>2</sup> CMOS cell is larger than a corresponding EPROM type cell. Historically this was a concern with PROM devices as they are die size limited by array cells; however, a programmable logic device is not as array intensive as the PROM. In fact, the GAL device array occupies only 6-7% of the total die area. The impact of the larger cell size on total die area is only 2-3%, a trivial amount to trade off for full testability by both manufacturer and user. This tradeoff definitely results in lower overall cost to the user since there no longer is a concern with (non-existent) reject devices. devices also incorporate proprietary Margin Test feature that allows the actual charge potential of each cell to be verified individually to ensure full programming margins. To verify retention, all GAL devices are patterned and baked for 48 hours to be sure that the individual cells retain their data. Weak cells that lose some, but not all, of their charge would not normally be detectable without this analog bit-by-bit margin test feature. The user of Lattice devices can have full confidence in the twenty year minimum retention specification of these devices, again due to the actual test performed on the cell. Currently approved programming hardware verifies that the cells are programmed well beyond the minimum margins required for proper retention and performance. The GAL family of devices guarantees through actual test the programmability of each cell, its ability to retain charge for the specified time period, and its ability to withstand repeated write/erase cycles (endurance). The impact of this "actual test philosophy is directly observable in the quality levels of the GAL devices. #### FUNCTIONAL VERIFICATION GAL devices are tested under many different conditions during manufacture. To minimize the test time during some of the early (wafer probe) test operations where functionality of various portions of the circuit are being verified for the first time, it is to Lattice's advantage to test as We have quickly as possible. incorporated some special features into the GAL device which allow the array to be overridden during the proprietary Logic Test Mode. Data from the serial shift register overrides the array and travels through the sense amps so that the subsequent logic circuitry is driven by the actual signals it will see in normal operation. This test mode is more comprehensive than some of alternate approaches used in previous design since the sense amp is not overridden. The sense amp is a critical untested portion of the circuitry in other PLDs. The Logic Test Mode allows complete testing and verification of the sense amps. The functional testing of the output logic can be done in microseconds as opposed to milliseconds since it is not necessary to pattern the array to force a particular configuration or data condition. The cost savings of this technique over many test probes and insertions is dramatic. This manufacturing cost savings is passed along to the user in the form of higher quality devices with lower effective ASP devices. The Logic Test Mode is not used to test the switching performance of the device. Actual array and architecture programming is necessary to verify the switching performance under normal conditions. Some 10 to 12 different array patternings are performed during each of the various configurations of the device under worst case patterning conditions. Devices using fuse-link technology must use rely on correlation and the EPROM based devices are restricted to 1 or 2 compromised patterns due to the lack of a cost/time effective erase capability. #### E<sup>2</sup>CMOS FLEXIBILITY I #### TESTING GAL DEVICES IN SYSTEM The GAL family supports register preload to allow testing of sequential device configurations in a system or quickly on ATE. The current state can be quickly preloaded so that all of the various transitions to a next state can be tested. This feature is supported by the JEDEC standard data transfer protocol for test vector transfer. Many of the major device programmers also support the preload feature to functionally test a patterned PLD. The implementation of preload in the GAL devices is somewhat unique in that it utilizes a serial shift scheme that allows both a load and unload of the registers. The serial-in, serial-out shift technique allows the system designer or test engineer to devise a daisy-chaining scheme for forcing data. This scheme allows 100% controlability and observability of the device states. #### SUMMARY The GAL20V8 and GAL16V8 bring a new level of flexibility and quality to the user of programmable logic. The generic architecture approach, $\rm E^2CMOS$ , technology, and the philosophy of guaranteeing performance through actual test makes the GAL family of devices the ideal choice for both prototyping and volume production environments. | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | Please Note: The architectures represented above correspond to 'industry-standard' programmable logic devices. The GAL16V8 is by no means limited to these few. Please see Sections 3 and 6 for explanation of how GAL device Output Logic Macrocells (OLMCs) provide limitless architectural possibilities. Please Note: The architectures represented above correspond to 'industry-standard' programmable logic devices. The GAL16V8 is by no means limited to these few. Please see Sections 3 and 6 for explanation of how GAL device Output Logic Macrocells (OLMCs) provide limitless architectural possibilities. # LATTICE Please Note: The architectures represented above correspond to 'industry-standard' programmable logic devices. The GAL20V8 is by no means limited to these few. Please see Sections 3 and 6 for explanation of how GAL device Output Logic Macrocells (OLMCs) provide limitless architectural possibilities. Please Note: The architectures represented above correspond to 'industry-standard' programmable logic devices. The GAL20V8 is by no means limited to these few. Please see Sections 3 and 6 for explanation of how GAL device Output Logic Macrocells (OLMCs) provide limitless architectural possibilities. | NOTES | | | | |-------|--|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 20-PIN, 300-MIL PLASTIC DIP #### 24-PIN, 300-MIL PLASTIC DIP 10 ## 10 ### 20-PIN, 300-MIL SIDE-BRAZED CERAMIC DIP ### 24-PIN, 300-MIL SIDE-BRAZED CERAMIC DIP ## **PACKAGE OUTLINE DRAWINGS |** ### 20-PIN LCC UNLESS OTHERWISE SPECIFIED: ALL DIMENSIONS MIN.-MAX. IN INCHES ALL DIMENSIONS MIN.-MAX. IN MILLIMETERS ## 28-PIN LEADLESS CHIP CARRIER (LCC) ### 20-PIN PLCC ### 28-PIN PLASTIC LEADED CHIP CARRIER PLCC ## GAL DEVELOPMENT TOOL SUPPORT All GAL devices manufactured by Lattice Semiconductor are supported by third-party development tools. The manufacturers of these tools are listed below for your reference. Contact Lattice for a current list of qualified suppliers and revisions. GAL devices can be programmed by your local Lattice authorized distributor as well. ## PROGRAMMER MANUFACTURERS Data I/O Corp. 10525 Willows Road N.E. P.O. Box 97046 Redmond, Washington 98073-9746 **United States** Phone: (206) 881-6444 Telex: 152167 FAX: (206) 882-1043 World Trade Centre Strawinskylaan 633 1107 XX Amsterdam The Netherlands Phone: (20) 622866 Telex: 4740166 FAX: (20) 627255 Stag Electronic Designs Tewin Court Welwyn Garden City Hertfordshire AL7 1AU United Kingdom Phone: (07073) 32148 FAX: (07073) 71503 FAX: (07073) 7150 Telex: 8953451 528-5 Weddell Drive Sunnyvale, California 94089 **United States** Phone: (408) 745-1991 or (800) 227-8836 Telex: 9103399607 FAX: (408) 745-0294 Inlab, Inc. 2150-I W. 6th Avenue Broomfield, Colorado 80020 Phone: (303) 460-0103 **Valley Data Sciences** Charleston Business Park 2426 Charleston Road Mountain View, California 94043 Phone: (415) 968-2900 Telex: 4993461 Varix 1210 E. Campbell Road Suite 100 Richardson, Texas 75081 Phone: (214) 437-0777 Telex: 203906 Oliver Advanced Engineering (OAE) 320 W. Arden Avenue Suite 220 Glendale, California 91203 Phone: (818) 240-0080 Telex: 62914399 **Logical Devices** 1321 North West 65th Place Fort Lauderdale, Florida 33309 Phone: (305) 974-0975 Telex: 383142 Digelec Inc. 1602 Lawrence Avenue Suite 113 Ocean, New Jersey 07712 Phone: (201) 493-2420 Telex: 754098 Elan Digital Systems, Ltd. 16-20 Kelvin Way Crawley, West Sussex England RH10 2TS Telex: 877314 FAX: (02935) 18591 Elan Digital Systems (ESP) P.O. Box 1610 San Anselmo, California 94960 Phone: (408) 734-2226 Japan Macnics Corp. (JMC) 516 Imaiminami-Cho, Nakahara-ku Kawasaki-City, 211 Japan Phone: 044-711-0022 Minato Electronics Inc. 4105 Minami Yamada-Cho Kohoku-Ku. Yokohama 223 Japan Digitronics Israel Ltd. 25 Galgaley Haplada Street Herzliya B Israel 46722 **AVAL Corporation** 11 Deansgrange Ind. Estate Deansgrange County Dublin Ireland Phone: (01) 850533 Telex: 90144 FAX: (01) 850031 Sunrise Electronics 524 South Vermont Avenue Glendora, California 91740 Phone: (818) 914-1926 Telex: 5106011165 ### 10 ### **Digital Media** 3178 Gibralta Avenue Costa Mesa, California 92626 Phone: (714) 751-1373 ### **Micropross** 5 Rue Denis-Papin Parc d'activités des prés 59650 Villeneuve-d'Asca France Phone: 20-47-90-40 Telex: 120611 ### Stack Unit 8 Wedgewood Road Bicester, Oxon OX6 7UL United Kingdom Phone: 44-869-240404 ## **Kontron Electronics** 1230 Charleston Road Mountain View, California 94039-7230 ## SOFTWARE DEVELOPERS ### Data I/O / FutureNet 10525 Willows Road N.E. P.O. Box 97046 Redmond, Washington 98073-9746 **United States** Phone: (206) 881-6444 Telex: 152167 FAX: (206) 882-1043 ### Assisted Technology / Personal CAD 1290 Parkmoor Avenue San Jose, California 95126 Phone: (408) 971-1300 Telex: 882439 FAX: (408) 279-3752 ### Valley Data Sciences Charleston Business Park 2426 Charleston Road Mountain View, California 94043 Phone: (415) 968-2900 Telex: 4993461 ### **IDATA GmbH** Hansastraße 29A D-7500 Karlsruhe 21 West Germany Phone: 0721-57-9509 NOTE: Lattice Semiconductor assumes no responsibility for the suitability or accuracy of third-party development tools. Lattice will provide, upon request, a list of qualified and approved suppliers indicating a factory qualification of the tool has been performed. ## PROGRAMMING INFORMATION GAL devices should be programmed using data formatted within the JEDEC-recommended standard for PLD object code. Copies of JEDEC Standard No. 3 (JC-42.1) may be obtained from Lattice Semiconductor or by writing to the following address: > JEDEC Executive Secretary **Electronics Industries Association** 2001 Eye Street N.W. Washington, D.C. 20006 United States # PRODUCT SUMMARY AND ORDERING INFORMATION ## STANDARD PRODUCT - ☐ Electrically tested per LATTICE Data Sheet. - ☐ Supplied in hermetic and molded packages. - ☐ Commercial, Industrial, or Military temperature range. - ☐ Additional burn-in available. ## HI-REL(X) PRODUCT - ☐ Screened per MIL-STD-883C, Method 5004. - ☐ Includes 160-hour burn-in at 125°C. - ☐ Electrically tested per LATTICE Data Sheet. - ☐ Supplied in hermetic package only. - ☐ Military temperature range only. ## MIL-STD-883C PRODUCT - ☐ Screened per MIL-STD-883C Method 5004, Class B. - ☐ Includes 160-hour burn-in at 125°C - Quality conformance testing, Method 5005, Class B, Groups A, B, C, and D. - ☐ AC at 25°C, d.c. and functional testing at 25°C as well as temperature and power supply extremes performed on 100% of every lot. - ☐ Supplied in hermetic package only. - ☐ Military temperature range only. ## SPEED/POWER CROSS-REFERENCE GUIDE | SPEED | POWER | GAL<br>DEVICE | BIPOLAR<br>PAL DEVICE | |--------|-------|---------------|-----------------------| | 15ns | 45mA | – 15Q | _ | | 15ns | 90mA | - 15L | _ | | 15ns | 180mA | use - 15L | В | | * 20ns | 50mA | - 20Q | _ | | * 20ns | 90mA | - 20L | _ | | * 20ns | 210mA | use - 20L | B MIL | | 25ns | 45mA | – 25Q | _ | | 25ns | 90mA | – 25L | B-2 | | 25ns | 180mA | use – 25L | Α | | * 30ns | 50mA | - 30Q | _ | | * 30ns | 90mA | - 30L | B-2 MIL | | * 30ns | 210mA | use -30L | A MIL | | 35ns | 45mA | - 35Q | B-4 | | 35ns | 90mA | – 35L | A-2 | | 35ns | 180mA | use - 35L | STD | | * 40ns | 50mA | - 40Q | B-4 MIL | | * 40ns | 90mA | - 40L | A-2 MIL | | * 40ns | 210mA | use -40L | STD MIL | <sup>\*</sup> MILITARY TEMPERATURE RANGE | NOTES CONTRACTOR OF THE PROPERTY PROPER | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | INTRODUCTION | 1 | |-----------------------------------------|----| | GAL DEVICE SPECIFICATIONS | 2 | | LOGIC TUTORIAL | 3 | | USING DEVELOPMENT TOOLS | 4 | | GAL DEVICE APPLICATIONS | 5 | | TECHNICAL BRIEFS | 6 | | E <sup>2</sup> CMOS TECHNOLOGY OVERVIEW | 7 | | GAL DEVICE QUALITY AND RELIABILITY | 8 | | ARTICLE REPRINTS | 9 | | APPENDICES | 10 | | SALES OFFICES | 11 | | NOTES | | | |-------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## LATTICE Lattice Semiconductor products are sold through a world-wide network of sales offices, distributors, and independent sales representatives. Listed here are our factory-direct offices; to locate the office of the distributor or sales representative nearest you, please call toll-free 1-800-FASTGAL. ### DESCRIPTION 15400 NW Greenbrier Parkway Beaverton, OR 97006 (503) 629-2131 FAX (503) 645-7921 Telex 277338 LSCUR ## LATTICE FACTORY-DIRECT SALES OFFICES ### **UNITED STATES** ### California 23041 Avenida De la Carlota Suite 270 Laguna Hills, CA 92653 (714) 855-3002 2005 Hamilton Avenue Suite 210 San Jose, CA 95125 (408) 371-6931 ### Maryland One Parkway Drive Building 7257 Parkway Drive, Suite 201 Hanover, MD 21076 (301) 796-4413 ### Massachusetts One Burlington Woods Drive Burlington, MA 01803 (617) 273-4545 ### Minnesota One Paramount Plaza 7801 E. Bush Lake Road, Suite 240 Bloomington, MN 55435 (612) 831-8248 ### **New Jersey** 33 Clinton Road, Suite 103 West Caldwell, NJ 07006 (201) 882-1900 ### Oregon 15400 NW Greenbrier Pkwy Beaverton, OR 97006 (503) 629-2131 ### Texas 8432 Sterling Street Suite 202 Irving, TX 75063 (214) 929-4142 ### INTERNATIONAL ### France European Sales Headquarters Lattice Semiconducteurs 9, Rue Fernand Léger 91190 GIF-SUR-YVETTE FRANCE phone 1 6 907 78 02 FAX 1 6 907 48 11 ### **United Kingdom** Lattice Semiconductor Ltd. Technology House Easthampstead Road Bracknell, Berkshire RG12 ILX ENGLAND phone 0344 57460 FAX 0344 59726 | NOTES | | | | |-------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |